Wafer Bonding Type Selection for 3D IC Designs

被引:0
|
作者
Huang, Shih-Hsu [1 ]
Yeh, Hua-Hsin [1 ]
Cheng, Chun-Hua [1 ]
机构
[1] Chung Yuan Christian Univ, Dept Elect Engn, Chungli, Taiwan
关键词
Electronic Design Automation; High-Level Synthesis; Layer Assignment; Three-Dimensional Integrated Circuit; Through-Silicon-Via;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The minimization of TSV (through-silicon-via) count is one of the most important objectives in the 3D IC (three-dimensional integrated circuit) design. In this paper, we demonstrate that the selection of wafer bonding type for each pair of adjacent layers has a great impact on the TSV count. However, to the best of our knowledge, given a layer assignment result, the problem of selecting wafer bonding type for TSV count minimization has not been well studied. Based on that observation, we are motivated to use the network flow to formally model the problem and then use the shortest path approach to minimize the TSV count. Note that our shortest path approach guarantees solving this TSV count minimization problem optimally in polynomial time complexity. Compared with the previous high-level synthesis approach that only performs layer assignment to minimize the TSV count, benchmark data show that our approach can further reduce 48.38% TSV count through wafer bonding type selection.
引用
收藏
页码:198 / 201
页数:4
相关论文
共 50 条
  • [21] Low Temperature Wafer Bonding for Wafer-Level 3D Integration
    Dragoi, V.
    Rebhan, B.
    Burggraf, J.
    Razek, N.
    2014 4TH IEEE INTERNATIONAL WORKSHOP ON LOW TEMPERATURE BONDING FOR 3D INTEGRATION (LTB-3D), 2014, : 9 - 9
  • [22] A 3D IC Designs Partitioning Algorithm with Power Consideration
    Chang, Ho-Lin
    Lai, Hsiang-Cheng
    Hsueh, Tsu-Yun
    Cheng, Wei-Kai
    Chi, Mely Chen
    2012 13TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2012, : 137 - 142
  • [23] 3D IC DESIGNS: MYTH VS. REALITY
    Tang, Jing Jou
    Wu, Jan Liang
    CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2010 (CSTIC 2010), 2010, 27 (01): : 807 - 812
  • [24] Metal Wafer Bonding for 3D Interconnects and Advanced Packaging
    Dragoi, V.
    Pabo, E.
    Wagenleitner, T.
    Floetgen, C.
    Rebhan, B.
    Corn, K.
    2012 13TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY & HIGH DENSITY PACKAGING (ICEPT-HDP 2012), 2012, : 114 - 120
  • [25] Vertical 3D interconnect through aligned wafer bonding
    Pelzer, R
    Matthias, T
    Kettner, P
    Lindner, P
    Schaefer, C
    FIFTH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, PROCEEDINGS, 2003, : 512 - 517
  • [26] Low Temperature Hybrid Wafer Bonding for 3D Integration
    Damian, A. A.
    Poelma, R. H.
    van Zeijl, H. W.
    Zhang, G. Q.
    2013 14TH INTERNATIONAL CONFERENCE ON THERMAL, MECHANICAL AND MULTI-PHYSICS SIMULATION AND EXPERIMENTS IN MICROELECTRONICS AND MICROSYSTEMS (EUROSIME), 2013,
  • [27] 3D interconnect through aligned wafer level bonding
    Lindner, P
    Dragoi, V
    Glinsner, T
    Schaefer, C
    Islam, R
    52ND ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2002 PROCEEDINGS, 2002, : 1439 - 1443
  • [28] CMOS: compatible wafer bonding for MEMS and wafer-level 3D integration
    Dragoi, Viorel
    Pabo, Eric
    Burggraf, Juergen
    Mittendorfer, Gerald
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2012, 18 (7-8): : 1065 - 1075
  • [29] High Density metal alloy Interconnections Using Novel Wafer Bonding Approach For 3D IC Packaging Applications
    Kumar, C. Hemanth
    Bonam, Satish
    Vanjari, Siva Rama Krishna
    Singh, Shiv Govind
    2018 IEEE 20TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2018, : 625 - 628
  • [30] CMOS: compatible wafer bonding for MEMS and wafer-level 3D integration
    Viorel Dragoi
    Eric Pabo
    Jürgen Burggraf
    Gerald Mittendorfer
    Microsystem Technologies, 2012, 18 : 1065 - 1075