Electrical Characteristics of the Three-Dimensional Interconnection Structure for the Chip Stack Package with Cu through Vias

被引:0
|
作者
Kwang-Yong Lee
Teck-Su Oh
Jae-Ho Lee
Tae-Sung Oh
机构
[1] Hongik University,Department of Materials Science and Engineering
来源
关键词
Chip stack package; system in package; Cu via; electroplating; interconnection;
D O I
暂无
中图分类号
学科分类号
摘要
A chip stack specimen of a three-dimensional (3-D) interconnection structure with Cu vias of 75-μm diameter, 90-μm height, and 150-μm pitch was successfully fabricated using via hole formation with deep reactive ion etching (RIE), Cu via filling with pulse-reverse pulse electroplating, Si thinning, Cu/Sn bump formation, and flip-chip bonding. The contact resistance of a Cu/Sn bump joint and Cu via resistance could be determined from the slope of the daisy chain resistance versus the number of bump joints of the flip-chip specimen containing Cu vias. When the flip chip was bonded at 270°C for 2 min, the contact resistance of a Cu/Sn bump joint of 100-μm diameter was 6.74 mΩ, and the resistance of a Cu via of 75-μm diameter and 90-μm height was 2.31 mΩ. As the power transmission characteristics of the Cu through via, the S21 parameter was measured up to 20 GHz.
引用
收藏
页码:123 / 128
页数:5
相关论文
共 50 条
  • [21] Three-dimensional optoelectronic stacked processor by use of free-space optical interconnection and three-dimensional VLSI chip stacks
    Li, Guoqiang
    Huang, Dawei
    Yuceturk, Emel
    Marchand, Philippe J.
    Esener, Sadik C.
    Ozguz, Volkan H.
    Liu, Yue
    Applied Optics, 2002, 41 (02): : 348 - 360
  • [22] Modelling of crosstalk in differential through silicon vias for three-dimensional integrated circuits
    Pan, Jin-Wei
    Fu, Kai
    Liu, Qi
    Zhao, Wen-Sheng
    Dong, Linxi
    Wang, Gaofeng
    IET MICROWAVES ANTENNAS & PROPAGATION, 2019, 13 (10) : 1529 - 1535
  • [23] Tapered Differential Multibit Through Glass Vias for Three-Dimensional Integrated Circuits
    Kumar, Ajay
    Dhiman, Rohit
    2022 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS (EDAPS), 2022,
  • [24] Fabrication and testing of through-silicon vias used in three-dimensional integration
    Abhulimen, I. U.
    Kamto, A.
    Liu, Y.
    Burkett, S. L.
    Schaper, L.
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2008, 26 (06): : 1834 - 1840
  • [25] X-ray μ-Laue diffraction analysis of Cu through-silicon vias: A two-dimensional and three-dimensional study
    Sanchez, Dario Ferreira
    Laloum, David
    Weleguela, Monica Larissa Djomeni
    Ulrich, Olivier
    Audoit, Guillaume
    Grenier, Adeline
    Micha, Jean-Sebastien
    Robach, Odile
    Lorut, Frederic
    Gergaud, Patrice
    Bleuet, Pierre
    JOURNAL OF APPLIED PHYSICS, 2014, 116 (16)
  • [26] Electrical modeling of carbon nanotube-based shielded through-silicon vias for three-dimensional integrated circuits
    Hu, Qing-Hao
    Zhao, Wen-Sheng
    Fu, Kai
    Wang, Da-Wei
    Wang, Gaofeng
    INTERNATIONAL JOURNAL OF NUMERICAL MODELLING-ELECTRONIC NETWORKS DEVICES AND FIELDS, 2021, 34 (03)
  • [27] Proposal of package structure requirements for effective cooling from the bottom side of chips (from the substrate side), aiming for a three-dimensional (3D) chip stack
    Matsumoto, Keiji
    Mori, Hiroyuki
    2016 IEEE 66TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2016, : 1867 - 1872
  • [28] Effects of Bonding Parameters on the Reliability of Fine-Pitch Cu/Ni/SnAg Micro-Bump Chip-to-Chip Interconnection for Three-Dimensional Chip Stacking
    Lu, Su-Tsai
    Juang, Jing-Ye
    Cheng, Hsien-Chie
    Tsai, Yu-Ming
    Chen, Tai-Hong
    Chen, Wen-Hwa
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2012, 12 (02) : 296 - 305
  • [29] Thermal resistance measurements of interconnections for a three-dimensional (3D) chip stack
    Matsumoto, Keiji
    Ibaraki, Soichiro
    Sakuma, Katsuyuki
    Yamada, Fumiaki
    2009 IEEE INTERNATIONAL CONFERENCE ON 3D SYSTEMS INTEGRATION, 2009, : 303 - +
  • [30] Experimental Thermal Resistance Evaluation of a Three-Dimensional (3D) Chip Stack
    Matsumoto, Keiji
    Ibaraki, Soichiro
    Sueoka, Kuniaki
    Sakuma, Katsuyuki
    Kikuchi, Hidekazu
    Orii, Yasumitsu
    Yamada, Fumiaki
    2011 27TH ANNUAL IEEE SEMICONDUCTOR THERMAL MEASUREMENT AND MANAGEMENT SYMPOSIUM (SEMI-THERM), 2011, : 125 - 130