Electrical Characteristics of the Three-Dimensional Interconnection Structure for the Chip Stack Package with Cu through Vias

被引:0
|
作者
Kwang-Yong Lee
Teck-Su Oh
Jae-Ho Lee
Tae-Sung Oh
机构
[1] Hongik University,Department of Materials Science and Engineering
来源
关键词
Chip stack package; system in package; Cu via; electroplating; interconnection;
D O I
暂无
中图分类号
学科分类号
摘要
A chip stack specimen of a three-dimensional (3-D) interconnection structure with Cu vias of 75-μm diameter, 90-μm height, and 150-μm pitch was successfully fabricated using via hole formation with deep reactive ion etching (RIE), Cu via filling with pulse-reverse pulse electroplating, Si thinning, Cu/Sn bump formation, and flip-chip bonding. The contact resistance of a Cu/Sn bump joint and Cu via resistance could be determined from the slope of the daisy chain resistance versus the number of bump joints of the flip-chip specimen containing Cu vias. When the flip chip was bonded at 270°C for 2 min, the contact resistance of a Cu/Sn bump joint of 100-μm diameter was 6.74 mΩ, and the resistance of a Cu via of 75-μm diameter and 90-μm height was 2.31 mΩ. As the power transmission characteristics of the Cu through via, the S21 parameter was measured up to 20 GHz.
引用
收藏
页码:123 / 128
页数:5
相关论文
共 50 条
  • [41] Microfluidic gut-on-a-chip with three-dimensional villi structure
    Kyu-Young Shim
    Dongwook Lee
    Jeonghun Han
    Nam-Trung Nguyen
    Sungsu Park
    Jong Hwan Sung
    Biomedical Microdevices, 2017, 19
  • [42] Three-Dimensional Chip Stack With Integrated Decoupling Capacitors and Thru-Si Via Interconnects
    Dang, Bing
    Shapiro, Michael
    Andry, Paul
    Tsang, Cornelia
    Sprogis, Edmund
    Wright, Steven
    Interrante, Mario
    Griffith, Jonathan
    Truong, Van
    Guerin, Luc
    Liptak, Roger
    Berger, Daniel
    Knickerbocker, John
    IEEE ELECTRON DEVICE LETTERS, 2010, 31 (12) : 1461 - 1463
  • [43] Analysis of Thermal Stress and Its Influence on Carrier Mobility in Three-Dimensional Microelectronic Chip Stack
    Johnson, R. W.
    Shen, Y. -L.
    JOURNAL OF ELECTRONIC PACKAGING, 2015, 137 (02)
  • [44] Improving Performance and Fabrication Metrics of Three-Dimensional ICs by Multiplexing Through-Silicon Vias
    Said, Mostafa
    Mehdipour, Farhad
    El-Sayed, Mohamed
    16TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD 2013), 2013, : 925 - 932
  • [45] High-speed Cu-CMP for three-dimensional chip stacking with Si through-via
    Taguchi, Y
    Hoshino, M
    Takahashi, K
    ADVANCED METALLIZATION CONFERENCE 2003 (AMC 2003), 2004, : 627 - 632
  • [46] Three-dimensional micro-Raman spectroscopy mapping of stress induced in Si by Cu-filled through-Si vias
    Kosemura, Daisuke
    De Wolf, Ingrid
    APPLIED PHYSICS LETTERS, 2015, 106 (19)
  • [47] Grouped through silicon vias for lower Ldi/dt drop in three-dimensional integrated circuit
    Mossa, Siraj Fulum
    Hasan, Syed Rafay
    Elkeelany, Omar Sayed Ahmed
    IET CIRCUITS DEVICES & SYSTEMS, 2016, 10 (01) : 44 - 53
  • [48] Soft electronic vias and interconnects through rapid three-dimensional assembly of liquid metal microdroplets
    Ho, Dong Hae
    Hu, Chenhao
    Li, Ling
    Bartlett, Michael D.
    NATURE ELECTRONICS, 2024, 7 (11): : 1015 - 1024
  • [49] Thermal and mechanical reliability of thermal through-silicon vias in three-dimensional integrated circuits
    Qu, Chenlei
    Dai, Ruoyu
    Zheng, Jieqing
    Hu, Yusheng
    Zhang, Jinhao
    MICROELECTRONICS RELIABILITY, 2023, 143
  • [50] Electroless Ni alloy plating as a diffusion barrier for through silicon vias in three-dimensional packaging
    Kim, Taeyoo
    Ahn, Byungwook
    Lim, SeungKyu
    Son, Hwajin
    Suh, Sujeong
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2016, 55 (02)