Electrical Characteristics of the Three-Dimensional Interconnection Structure for the Chip Stack Package with Cu through Vias

被引:0
|
作者
Kwang-Yong Lee
Teck-Su Oh
Jae-Ho Lee
Tae-Sung Oh
机构
[1] Hongik University,Department of Materials Science and Engineering
来源
关键词
Chip stack package; system in package; Cu via; electroplating; interconnection;
D O I
暂无
中图分类号
学科分类号
摘要
A chip stack specimen of a three-dimensional (3-D) interconnection structure with Cu vias of 75-μm diameter, 90-μm height, and 150-μm pitch was successfully fabricated using via hole formation with deep reactive ion etching (RIE), Cu via filling with pulse-reverse pulse electroplating, Si thinning, Cu/Sn bump formation, and flip-chip bonding. The contact resistance of a Cu/Sn bump joint and Cu via resistance could be determined from the slope of the daisy chain resistance versus the number of bump joints of the flip-chip specimen containing Cu vias. When the flip chip was bonded at 270°C for 2 min, the contact resistance of a Cu/Sn bump joint of 100-μm diameter was 6.74 mΩ, and the resistance of a Cu via of 75-μm diameter and 90-μm height was 2.31 mΩ. As the power transmission characteristics of the Cu through via, the S21 parameter was measured up to 20 GHz.
引用
收藏
页码:123 / 128
页数:5
相关论文
共 50 条
  • [31] Effective electrical characteristics of a three-dimensional composite medium
    S. V. Khor’kov
    Technical Physics Letters, 2005, 31 : 420 - 422
  • [32] Effective electrical characteristics of a three-dimensional composite medium
    Khor'kov, SV
    TECHNICAL PHYSICS LETTERS, 2005, 31 (05) : 420 - 422
  • [33] Three-Dimensional Dynamic Random Access Memories Using Through-Silicon-Vias
    Kirihata, Toshiaki
    Golz, John
    Wordeman, Matthew
    Batra, Pooja
    Maier, Gary W.
    Robson, Norman
    Graves-abe, Troy L.
    Berger, Daniel
    Iyer, Subramanian S.
    IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2016, 6 (03) : 373 - 384
  • [34] Plasticity mechanism for copper extrusion in through-silicon vias for three-dimensional interconnects
    Jiang, Tengfei
    Wu, Chenglin
    Spinella, Laura
    Im, Jay
    Tamura, Nobumichi
    Kunz, Martin
    Son, Ho-Young
    Kim, Byoung Gyu
    Huang, Rui
    Ho, Paul S.
    APPLIED PHYSICS LETTERS, 2013, 103 (21)
  • [35] Electromigration Induced Voiding and Resistance Change in Three-Dimensional Copper Through Silicon Vias
    Rovitto, Marco
    Ceric, Hajdin
    2016 IEEE 66TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2016, : 550 - 556
  • [36] A Thermal Isolation Technique Using Through-Silicon Vias for Three-Dimensional ICs
    Hu, Sanming
    Hoe, Yen Yi Germaine
    Li, Hongyu
    Zhao, Dan
    Shi, Jinglin
    Han, Yong
    Teo, Keng Hwa
    Xiong, Yong Zhong
    He, Jin
    Zhang, Xiaowu
    Je, Minkyu
    Madihian, Mohammad
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2013, 60 (03) : 1282 - 1287
  • [37] Electrical Transmission Characteristics of Vertical Transition with Through Silicon Vias (TSVs) in 3D Die Stack
    Chang, Ka Fai
    Weerasekera, Roshan
    Bhattacharya, Suryanarayana Shivakumar
    2015 IEEE 17TH ELECTRONICS PACKAGING AND TECHNOLOGY CONFERENCE (EPTC), 2015,
  • [38] Microfluidic gut-on-a-chip with three-dimensional villi structure
    Shim, Kyu-Young
    Lee, Dongwook
    Han, Jeonghun
    Nam-Trung Nguyen
    Park, Sungsu
    Sung, Jong Hwan
    BIOMEDICAL MICRODEVICES, 2017, 19 (02)
  • [39] Efficient Mixing of Microfluidic Chip with a Three-Dimensional Spiral Structure
    Wang, Junyao
    Chen, Xingyu
    Liu, Huan
    Li, Yunpeng
    Lang, Tianhong
    Wang, Rui
    Cui, Bowen
    Zhu, Weihua
    ACS OMEGA, 2022, 7 (01): : 1527 - 1536
  • [40] Compact on-chip three-dimensional electromagnetic bandgap structure
    Leung, Lydia L. W.
    Chen, Kevin J.
    2006 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM DIGEST, VOLS 1-5, 2006, : 594 - 597