Electrical Characteristics of the Three-Dimensional Interconnection Structure for the Chip Stack Package with Cu through Vias

被引:0
|
作者
Kwang-Yong Lee
Teck-Su Oh
Jae-Ho Lee
Tae-Sung Oh
机构
[1] Hongik University,Department of Materials Science and Engineering
来源
关键词
Chip stack package; system in package; Cu via; electroplating; interconnection;
D O I
暂无
中图分类号
学科分类号
摘要
A chip stack specimen of a three-dimensional (3-D) interconnection structure with Cu vias of 75-μm diameter, 90-μm height, and 150-μm pitch was successfully fabricated using via hole formation with deep reactive ion etching (RIE), Cu via filling with pulse-reverse pulse electroplating, Si thinning, Cu/Sn bump formation, and flip-chip bonding. The contact resistance of a Cu/Sn bump joint and Cu via resistance could be determined from the slope of the daisy chain resistance versus the number of bump joints of the flip-chip specimen containing Cu vias. When the flip chip was bonded at 270°C for 2 min, the contact resistance of a Cu/Sn bump joint of 100-μm diameter was 6.74 mΩ, and the resistance of a Cu via of 75-μm diameter and 90-μm height was 2.31 mΩ. As the power transmission characteristics of the Cu through via, the S21 parameter was measured up to 20 GHz.
引用
收藏
页码:123 / 128
页数:5
相关论文
共 50 条
  • [1] Electrical characteristics of the three-dimensional interconnection structure for the chip stack package with Cu through vias
    Lee, Kwang-Yong
    Oh, Teck-Su
    lee, Jae-Ho
    Oh, Tae-Sung
    JOURNAL OF ELECTRONIC MATERIALS, 2007, 36 (02) : 123 - 128
  • [2] Electroplating Cu fillings for through-vias for three-dimensional chip stacking
    Tomisaka, M
    Yonemura, H
    Hoshino, M
    Takahashi, K
    Okamura, T
    Sun, RJ
    Kondo, K
    52ND ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2002 PROCEEDINGS, 2002, : 1432 - +
  • [3] Electrical Characteristics of Flip-Chip Package Interconnection
    Li, Hongbin
    Zhao, Quanming
    Zuo, Panpan
    2016 ASIA-PACIFIC INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY (APEMC), 2016, : 1003 - 1005
  • [4] Modeling and Evaluation for Electrical Characteristics of Through-Strata-Vias (TSVs) in Three-Dimensional Integration
    Xu, Zheng
    Beece, Adam
    Rose, Kenneth
    Zhang, Tong
    Lu, Jian-Qiang
    2009 IEEE INTERNATIONAL CONFERENCE ON 3D SYSTEMS INTEGRATION, 2009, : 308 - 316
  • [5] Three-Dimensional Simulation for the Reliability and Electrical Performance of Through-Silicon Vias
    Filipovic, L.
    Rudolf, F.
    Baer, E.
    Evanschitzky, P.
    Lorenz, J.
    Roger, F.
    Singulani, A.
    Minixhofer, R.
    Selberherr, S.
    2014 INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES (SISPAD), 2014, : 341 - 344
  • [6] Three-Dimensional On-Chip Inductor Design Based on Through-Silicon Vias
    Liang, Feng
    Zhao, Si-Qi
    Chen, Aobo
    Wang, Gaofeng
    2013 IEEE 10TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2013,
  • [7] THREE-DIMENSIONAL SEMICONDUCTOR CHIP PACKAGE.
    Gruber, H.
    Najmann, K.
    Stadler, E.E.
    Stahl, R.
    Straehle, W.
    IBM technical disclosure bulletin, 1985, 27 (09): : 5294 - 5295
  • [8] Development of less expensive process technologies for three-dimensional chip stacking with through-vias
    Takahashi, K
    Taguchi, Y
    Hoshino, M
    Tanida, K
    Umemoto, M
    Yonezawa, T
    Kondo, K
    ELECTRONICS AND COMMUNICATIONS IN JAPAN PART II-ELECTRONICS, 2005, 88 (07): : 50 - 60
  • [9] On the Thermal Performance Analysis of Three-dimensional Chip Stacking Electronic Packaging with Through Silicon Vias
    Hu, Hsuan-Chi
    Cheng, Hsien-Chie
    Huang, Tzu-Chin
    Chen, Wen-Hwa
    Wu, Shen-Tsai
    Lo, Wei-Chung
    2015 INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING AND IMAPS ALL ASIA CONFERENCE (ICEP-IAAC), 2015, : 532 - 537
  • [10] Real chip size three-dimensional stacked package
    Yamazaki, T
    Sogawa, Y
    Yoshino, R
    Kata, K
    Hazeyama, I
    Kitajo, S
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2005, 28 (03): : 397 - 403