共 50 条
- [2] Statistical design of a multiplier using a low power square-law CMOS analog cell XI BRAZILIAN SYMPOSIUM ON INTEGRATED CIRCUIT DESIGN, PROCEEDINGS, 1998, : 191 - 194
- [3] Statistical design of a multiplier using a low voltage square-law CMOS cell APCCAS '98 - IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS: MICROELECTRONICS AND INTEGRATING SYSTEMS, 1998, : 25 - 28
- [4] Statistical design of a transconductor using a low voltage CMOS square-law composite cell 1998 MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, 1999, : 100 - 103
- [5] Linear transconductors using low voltage power square-law CMOS cells NINTH GREAT LAKES SYMPOSIUM ON VLSI, PROCEEDINGS, 1999, : 206 - 209
- [7] Low voltage high-speed CMOS square-law composite transistor cell IEICE Trans Fund Electron Commun Comput Sci, 2 (378-379):
- [9] Low Voltage High-Speed CMOS Square-Law Composite Transistor Cell Analog Integrated Circuits and Signal Processing, 2000, 25 : 347 - 350
- [10] A CMOS square-law vector summation circuit IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1996, 43 (07): : 520 - 524