Statistical Design of Low Power Square-Law CMOS Cells for High Yield

被引:0
|
作者
Tuna B. Tarim
H. Hakan Kuntman
Mohammed Ismail
机构
[1] Texas Instruments,Analog VLSI Lab
[2] The Ohio State University,Department of Electronics Engineering
[3] Istanbul Technical University,The Analog VLSI Lab, Department of Electrical Engineering
[4] Ohio State University,undefined
关键词
Response Surface; Experiment Technique; Statistical Technique; Response Surface Methodology; Feature Size;
D O I
暂无
中图分类号
学科分类号
摘要
A robust design of low voltage low power square law CMOS composite cells using statistical VLSI design techniques is presented. Since random device/process variations do not scale down with feature size or supply voltage, the statistical design of low voltage circuits is essential in order to keep functional yields of low voltage circuits at levels that are competitive and cost effective. The Response Surface Methodology and Design of Experiment techniques were used as statistical techniques. This article shows that statistical techniques will result in area/layout optimization which will enhance functional yield of low voltage analog ICs.
引用
收藏
页码:237 / 248
页数:11
相关论文
共 50 条
  • [1] Statistical design of low power square-law CMOS cells for high yield
    Tarim, TB
    Kuntman, HH
    Ismail, M
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2000, 23 (03) : 237 - 248
  • [2] Statistical design of a multiplier using a low power square-law CMOS analog cell
    Tarim, TB
    Kuntman, HH
    Ismail, M
    XI BRAZILIAN SYMPOSIUM ON INTEGRATED CIRCUIT DESIGN, PROCEEDINGS, 1998, : 191 - 194
  • [3] Statistical design of a multiplier using a low voltage square-law CMOS cell
    Tarim, TB
    Kuntman, HH
    Ismail, M
    APCCAS '98 - IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS: MICROELECTRONICS AND INTEGRATING SYSTEMS, 1998, : 25 - 28
  • [4] Statistical design of a transconductor using a low voltage CMOS square-law composite cell
    Tarim, TB
    Kuntman, HH
    Ismail, M
    1998 MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, 1999, : 100 - 103
  • [5] Linear transconductors using low voltage power square-law CMOS cells
    Tarim, TB
    Ismail, M
    NINTH GREAT LAKES SYMPOSIUM ON VLSI, PROCEEDINGS, 1999, : 206 - 209
  • [6] Low voltage high-speed CMOS square-law composite transistor cell
    Hwang, C
    Hyogo, A
    Kim, HS
    Ismail, M
    Sekine, K
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2000, 25 (03) : 347 - 349
  • [7] Low voltage high-speed CMOS square-law composite transistor cell
    Micrys, Inc, Columbus, United States
    IEICE Trans Fund Electron Commun Comput Sci, 2 (378-379):
  • [8] Low voltage high-speed CMOS square-law composite transistor cell
    Hwang, CK
    Hyogo, A
    Kim, HS
    Ismail, M
    Sekine, K
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1999, E82A (02) : 378 - 379
  • [9] Low Voltage High-Speed CMOS Square-Law Composite Transistor Cell
    Changku Hwang
    Akira Hyogo
    Hong-sun Kim
    Mohammed Ismail
    Keitaro Sekine
    Analog Integrated Circuits and Signal Processing, 2000, 25 : 347 - 350
  • [10] A CMOS square-law vector summation circuit
    Liu, SI
    Chang, CC
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1996, 43 (07): : 520 - 524