Statistical Design of Low Power Square-Law CMOS Cells for High Yield

被引:0
|
作者
Tuna B. Tarim
H. Hakan Kuntman
Mohammed Ismail
机构
[1] Texas Instruments,Analog VLSI Lab
[2] The Ohio State University,Department of Electronics Engineering
[3] Istanbul Technical University,The Analog VLSI Lab, Department of Electrical Engineering
[4] Ohio State University,undefined
关键词
Response Surface; Experiment Technique; Statistical Technique; Response Surface Methodology; Feature Size;
D O I
暂无
中图分类号
学科分类号
摘要
A robust design of low voltage low power square law CMOS composite cells using statistical VLSI design techniques is presented. Since random device/process variations do not scale down with feature size or supply voltage, the statistical design of low voltage circuits is essential in order to keep functional yields of low voltage circuits at levels that are competitive and cost effective. The Response Surface Methodology and Design of Experiment techniques were used as statistical techniques. This article shows that statistical techniques will result in area/layout optimization which will enhance functional yield of low voltage analog ICs.
引用
收藏
页码:237 / 248
页数:11
相关论文
共 50 条
  • [41] WIDEBAND COMPANDER DESIGN - SIMPLE SQUARE-LAW CIRCUIT GIVES 100DB DYNAMIC RANGE
    VANDERKOOY, J
    WIRELESS WORLD, 1976, 82 (1487): : 45 - 49
  • [42] SQUARE-LAW SILICON PUNCH-THROUGH DIODES AND THEIR APPLICATION AS HIGH-LEVEL PARABOLIC DETECTORS
    DASCALU, D
    REVUE ROUMAINE DE PHYSIQUE, 1972, 17 (03): : 401 - &
  • [43] Design of Ultra-low Power CMOS Cells for Temperature Sensors in VLSI
    Nath, V.
    Kumari, Ruchika
    Das, B. N.
    Gupta, R. N.
    Singh, L. K.
    Yadav, K. S.
    Jeong, Taikyeong Ted
    2009 INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN ELECTRONIC AND PHOTONIC DEVICES AND SYSTEMS (ELECTRO-2009), 2009, : 116 - +
  • [44] Characterization of Broadband Low-NEP SiGe Square-Law Detectors for mm-wave Passive Imaging
    Malotaux, E. S.
    Spirito, M.
    2016 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM (IMS), 2016,
  • [45] A New Design of Low Power High Speed Hybrid CMOS Full Adder
    Agarwal, Mayur
    Agrawal, Neha
    Alam, Md. Anis
    2014 INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND INTEGRATED NETWORKS (SPIN), 2014, : 448 - 452
  • [46] Low Power Design of High Speed CMOS Pulse Stream Neuron Circuit
    陈继伟
    石秉学
    半导体学报, 2000, (11) : 1064 - 1068
  • [47] LOW-POWER DESIGN TECHNIQUES FOR HIGH-PERFORMANCE CMOS ADDERS
    KO, UM
    BALSARA, PT
    LEE, W
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1995, 3 (02) : 327 - 333
  • [48] High Performance and Low Power ONOFIC Approach for VLSI CMOS Circuits Design
    Chavan, Umesh Jeevalu
    Patil, Siddarama R.
    2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 426 - 429
  • [49] Low power and high performance dynamic CMOS XOR/XNOR gate design
    Wang, Jinhui
    Gong, Na
    Hou, Ligang
    Peng, Xiaohong
    Geng, Shuqin
    Wu, Wuchen
    MICROELECTRONIC ENGINEERING, 2011, 88 (08) : 2781 - 2784
  • [50] Low power design of high speed CMOS pulse stream neuron circuit
    Inst. of Microelectronics, Tsinghua Univ., Beijing 100084, China
    Pan Tao Ti Hsueh Pao/Chinese Journal of Semiconductors, 2000, 21 (11): : 1064 - 1068