共 50 条
- [1] Statistical design of a multiplier using a low voltage square-law CMOS cell [J]. APCCAS '98 - IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS: MICROELECTRONICS AND INTEGRATING SYSTEMS, 1998, : 25 - 28
- [2] Statistical design of a multiplier using a low power square-law CMOS analog cell [J]. XI BRAZILIAN SYMPOSIUM ON INTEGRATED CIRCUIT DESIGN, PROCEEDINGS, 1998, : 191 - 194
- [4] Low Voltage High-Speed CMOS Square-Law Composite Transistor Cell [J]. Analog Integrated Circuits and Signal Processing, 2000, 25 : 347 - 350
- [7] Statistical Design of Low Power Square-Law CMOS Cells for High Yield [J]. Analog Integrated Circuits and Signal Processing, 2000, 23 : 237 - 248
- [9] Linear transconductors using low voltage power square-law CMOS cells [J]. NINTH GREAT LAKES SYMPOSIUM ON VLSI, PROCEEDINGS, 1999, : 206 - 209
- [10] A CMOS SQUARE-LAW PROGRAMMABLE FLOATING RESISTOR INDEPENDENT OF THE THRESHOLD VOLTAGE [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1992, 39 (08): : 565 - 574