Statistical design of a transconductor using a low voltage CMOS square-law composite cell

被引:0
|
作者
Tarim, TB [1 ]
Kuntman, HH [1 ]
Ismail, M [1 ]
机构
[1] Ohio State Univ, Columbus, OH 43210 USA
关键词
D O I
10.1109/MWSCAS.1998.759444
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The functional yield is becoming increasingly critical in VLSI design. As feature sizes move into the deep submicron ranges and power supply voltages are reduced, the effect of both device mismatch and inter-die process variations on the performance and reliability of analog integrated circuits is magnified. The statistical MOS (SMOS) model accounts for both inter-die and intradie variations. A new transconductor, statistically robust with good yield is discussed in this paper. The circuit operates in the saturation region with fully balanced input signals. Initial circuit simulation results are given. Response Surface Methodology and Design of Experiment techniques were used as statistical VLSI design tools combined with the SMOS model. Device size optimization and yield enhancement have been demonstrated.
引用
收藏
页码:100 / 103
页数:4
相关论文
共 50 条
  • [1] Statistical design of a multiplier using a low voltage square-law CMOS cell
    Tarim, TB
    Kuntman, HH
    Ismail, M
    [J]. APCCAS '98 - IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS: MICROELECTRONICS AND INTEGRATING SYSTEMS, 1998, : 25 - 28
  • [2] Statistical design of a multiplier using a low power square-law CMOS analog cell
    Tarim, TB
    Kuntman, HH
    Ismail, M
    [J]. XI BRAZILIAN SYMPOSIUM ON INTEGRATED CIRCUIT DESIGN, PROCEEDINGS, 1998, : 191 - 194
  • [3] Low voltage high-speed CMOS square-law composite transistor cell
    Hwang, C
    Hyogo, A
    Kim, HS
    Ismail, M
    Sekine, K
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2000, 25 (03) : 347 - 349
  • [4] Low Voltage High-Speed CMOS Square-Law Composite Transistor Cell
    Changku Hwang
    Akira Hyogo
    Hong-sun Kim
    Mohammed Ismail
    Keitaro Sekine
    [J]. Analog Integrated Circuits and Signal Processing, 2000, 25 : 347 - 350
  • [5] Low voltage high-speed CMOS square-law composite transistor cell
    Hwang, CK
    Hyogo, A
    Kim, HS
    Ismail, M
    Sekine, K
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1999, E82A (02) : 378 - 379
  • [6] Statistical design of low power square-law CMOS cells for high yield
    Tarim, TB
    Kuntman, HH
    Ismail, M
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2000, 23 (03) : 237 - 248
  • [7] Statistical Design of Low Power Square-Law CMOS Cells for High Yield
    Tuna B. Tarim
    H. Hakan Kuntman
    Mohammed Ismail
    [J]. Analog Integrated Circuits and Signal Processing, 2000, 23 : 237 - 248
  • [8] A VERSATILE CMOS LINEAR TRANSCONDUCTOR SQUARE-LAW FUNCTION CIRCUIT
    SEEVINCK, E
    WASSENAAR, RF
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1987, 22 (03) : 366 - 377
  • [9] Linear transconductors using low voltage power square-law CMOS cells
    Tarim, TB
    Ismail, M
    [J]. NINTH GREAT LAKES SYMPOSIUM ON VLSI, PROCEEDINGS, 1999, : 206 - 209
  • [10] A CMOS SQUARE-LAW PROGRAMMABLE FLOATING RESISTOR INDEPENDENT OF THE THRESHOLD VOLTAGE
    SAKURAI, S
    ISMAIL, M
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1992, 39 (08): : 565 - 574