Detection of Delay Faults in Memory Address Decoders

被引:0
|
作者
Emil Gizdarski
机构
来源
关键词
RAM testing; Built-In Self-Test; delay testing; stuck-open faults;
D O I
暂无
中图分类号
学科分类号
摘要
In this paper we present an efficient test concept for detection of delay faults in memory address decoders based on the march test tactic. The proposed Transition Sequence Generator (TSG) generates an optimal transition sequence for sensitization of the delay faults in address decoders by Hayes's transformation on a reflected Gray code. It can be used for parallel Built-In Self-Testing (BIST) of high-density RAMs. We also present an efficient Design For Test (DFT) approach for immediate detection of the effects of the delay faults in the address decoders which does not change memory access time. It requires extra logic to be attached to the outputs of the address decoders. This DFT approach can be used to increase memory testability for both on-line and off-line testing of single- and multi-port RAMs.
引用
收藏
页码:381 / 387
页数:6
相关论文
共 50 条
  • [1] Detection of delay faults in memory address decoders
    Gizdarski, E
    [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2000, 16 (04): : 381 - 387
  • [2] Opens and delay faults in CMOS RAM address decoders
    Hamdioui, Said
    Al-Ars, Zaid
    de Goor, Ad J. van
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2006, 55 (12) : 1630 - 1639
  • [3] Reduced March iC- Test for Detecting Ageing Induced Faults in Memory Address Decoders
    Anjali, Kumari
    Saha, Shubham
    Grover, Anuj
    [J]. 2021 34TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2021 20TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID & ES 2021), 2021, : 193 - 198
  • [4] New test methodology for resistive open defect detection in memory address decoders
    Azimane, M
    Majhi, AK
    [J]. 22ND IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2004, : 123 - 128
  • [5] Optimal memory address seeds for pattern sensitive faults detection
    Yarmolik, S. V.
    Sokol, B.
    [J]. PROCEEDINGS OF THE 2006 IEEE WORKSHOP ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, 2006, : 220 - +
  • [6] On BTI Aging Rejuvenation in Memory Address Decoders
    Gursoy, Cemil Cem
    Kraak, Daniel
    Ahmed, Foisal
    Taouil, Mottaqiallah
    Jenihhin, Maksim
    Hamdioui, Said
    [J]. 2022 23RD IEEE LATIN-AMERICAN TEST SYMPOSIUM (LATS 2022), 2022,
  • [7] New Algorithms for Address Decoder Delay Faults and Bit Line Imbalance Faults
    van de Goor, Ad J.
    Hamdioui, Said
    Gaydadjiev, Georgi N.
    Al-Ars, Zaid
    [J]. 2009 ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2009, : 391 - +
  • [8] Detection of CMOS address decoder open faults with March and pseudo random memory tests
    Otterstedt, J
    Niggemeyer, D
    Williams, TW
    [J]. INTERNATIONAL TEST CONFERENCE 1998, PROCEEDINGS, 1998, : 53 - 62
  • [9] OBITUARY ADDRESS IN MEMORY OF DELAY,JEAN
    CHANOIT, PF
    [J]. ANNALES MEDICO-PSYCHOLOGIQUES, 1987, 145 (09): : 773 - 777
  • [10] Memory efficient ATPG for path delay faults
    Long, WN
    Li, ZC
    Yang, SY
    Min, YH
    [J]. SIXTH ASIAN TEST SYMPOSIUM (ATS'97), PROCEEDINGS, 1997, : 326 - 331