Detection of Delay Faults in Memory Address Decoders

被引:0
|
作者
Emil Gizdarski
机构
来源
关键词
RAM testing; Built-In Self-Test; delay testing; stuck-open faults;
D O I
暂无
中图分类号
学科分类号
摘要
In this paper we present an efficient test concept for detection of delay faults in memory address decoders based on the march test tactic. The proposed Transition Sequence Generator (TSG) generates an optimal transition sequence for sensitization of the delay faults in address decoders by Hayes's transformation on a reflected Gray code. It can be used for parallel Built-In Self-Testing (BIST) of high-density RAMs. We also present an efficient Design For Test (DFT) approach for immediate detection of the effects of the delay faults in the address decoders which does not change memory access time. It requires extra logic to be attached to the outputs of the address decoders. This DFT approach can be used to increase memory testability for both on-line and off-line testing of single- and multi-port RAMs.
引用
收藏
页码:381 / 387
页数:6
相关论文
共 50 条
  • [31] Quick address detection of anomalous memory cells in a flash memory test structure
    Himeno, T
    Hazama, H
    Yaegashi, T
    Sakui, K
    Kanda, K
    Itoh, Y
    Miyamoto, J
    [J]. IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 1997, 10 (02) : 196 - 200
  • [32] Memory-Efficient Polar Decoders
    Hashemi, Seyyed Ali
    Condo, Carlo
    Ercan, Furkan
    Gross, Warren J.
    [J]. IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2017, 7 (04) : 604 - 615
  • [33] Systematic Analysis of the Decoding Delay on MVC Decoders
    Carballeira, Pablo
    Cabrera, Julian
    Jaureguizar, Fernando
    Garcia, Narciso
    [J]. 2012 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS (ICCE), 2012, : 243 - 244
  • [34] A NEW PATH MEMORY FOR VITERBI DECODERS
    YAMASHITA, A
    NAKAMURA, T
    KATOH, T
    [J]. FUJITSU SCIENTIFIC & TECHNICAL JOURNAL, 1989, 25 (01): : 37 - 43
  • [35] Parallel memory access in turbo decoders
    Salmela, P
    Järvinen, T
    Sipilä, T
    Takala, JN
    [J]. PIMRC 2003: 14TH IEEE 2003 INTERNATIONAL SYMPOSIUM ON PERSONAL, INDOOR AND MOBILE RADIO COMMUNICATIONS PROCEEDINGS, VOLS 1-3 2003, 2003, : 2157 - 2161
  • [36] Combining Correction of Delay Faults and Transient Faults
    Scharoba, Stefan
    Koal, Tobias
    Vierhaus, Heinrich T.
    [J]. 2015 IEEE 18TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS & SYSTEMS (DDECS 2015), 2015, : 99 - 102
  • [37] EEG decoders track memory dynamics
    Li, Yuxuan
    Pazdera, Jesse K.
    Kahana, Michael J.
    [J]. NATURE COMMUNICATIONS, 2024, 15 (01)
  • [38] DETECTION OF TRANSMISSION-LINE FAULTS VIA PHASE MEMORY
    INOSE, H
    TOMIYAMA, T
    YANAKA, M
    SAITO, T
    MIKI, Y
    [J]. ELECTRICAL ENGINEERING IN JAPAN, 1971, 91 (05) : 1 - &
  • [39] Substituting Transition Faults with Path Delay Faults as a Basic Delay Fault Model
    Pomeranz, Irith
    [J]. 2014 DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION (DATE), 2014,
  • [40] A quick address detection of an anomalous memory cell for flash EEPROM
    Himeno, T
    Hazama, H
    Sakui, K
    Kanda, K
    Itoh, Y
    Miyamoto, J
    [J]. ICMTS 1996 - 1996 IEEE INTERNATIONAL CONFERENCE ON MICROELECTRONIC TEST STRUCTURES, PROCEEDINGS, 1996, : 195 - 199