A single-ended low leakage and low voltage 10T SRAM cell with high yield

被引:0
|
作者
Nima Eslami
Behzad Ebrahimi
Erfan Shakouri
Deniz Najafi
机构
[1] Islamic Azad University,Department of Electrical and Computer Engineering, Science and Research Branch
关键词
10T SRAM cell; FinFET; Stability; Low leakage power; Yield; Process variation;
D O I
暂无
中图分类号
学科分类号
摘要
This paper presents a low leakage power 10T single-ended SRAM cell in the sub-threshold region that improves read, write, and hold stability. While at low voltages, the write-ability is increased by temporarily floating the data node, the read stability of the cell is maintained approximately as equal as the hold state by separating the data-storage node from the read bit line by using only a single transistor. According to Simulations using HSPICE software in 10 nm FinFET technology, the read stability of the proposed cell is approximately 4.8× higher than the conventional 6T at 200 mV. Furthermore, the proposed cell is found to have the lowest static power dissipation, as it tends to be 4% lower than the standard six-transistor cell at this voltage. This study shows that the yield of the proposed cell is higher than 6σ in all operations, and supply voltages down to 200 mV.
引用
下载
收藏
页码:263 / 274
页数:11
相关论文
共 50 条
  • [41] A low-power low-swing single-ended multi-port SRAM
    Yang, Hao-, I
    Chang, Ming-Hung
    Lai, Ssu-Yun
    Wang, Hsiang-Fei
    Hwang, Wei
    2007 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 28 - +
  • [42] A low power Schmitt-trigger driven 10T SRAM Cell for high speed applications
    Soni, Lokesh
    Pandey, Neeta
    INTEGRATION-THE VLSI JOURNAL, 2024, 97
  • [43] A Disturb-Free 10T SRAM Cell with High Read Stability and Write Ability for Ultra-Low Voltage Operations
    Zhang, Jiubai
    He, Yajuan
    Wu, Xiaoqing
    Zhang, Bo
    2018 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2018), 2018, : 305 - 308
  • [44] A 1.85fW/bit Ultra Low Leakage 10T SRAM with Speed Compensation Scheme
    Kim, Daeyeon
    Chen, Gregory
    Fojtik, Matthew
    Seok, Mingoo
    Blaauw, David
    Sylvester, Dennis
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 69 - 72
  • [45] Single-Ended Half-Swing Low-Power SRAM Design
    Choday, Harsha
    Stine, James E.
    2008 42ND ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, VOLS 1-4, 2008, : 2108 - 2112
  • [46] A 4 x 4 8T-SRAM array with single-ended read and differential write scheme for low voltage applications
    Duari, Chusen
    Birla, Shilpi
    Singh, Amit Kumar
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2021, 36 (06)
  • [47] Highly Stable Subthreshold Single-Ended 7T SRAM Cell
    Anand, Nitin
    Roy, Chandaramauleshwar
    Islam, Aminul
    PROCEEDINGS ON 2014 2ND INTERNATIONAL CONFERENCE ON EMERGING TECHNOLOGY TRENDS IN ELECTRONICS, COMMUNICATION AND NETWORKING (ET2ECN), 2014,
  • [48] Novel Low Power 10T Sram Cell on 90nm CMOS
    Prasad, Govind
    Bhargav, Gande
    Datta, C. Srikar
    PROCEEDINGS OF THE 2016 IEEE 2ND INTERNATIONAL CONFERENCE ON ADVANCES IN ELECTRICAL & ELECTRONICS, INFORMATION, COMMUNICATION & BIO INFORMATICS (IEEE AEEICB-2016), 2016, : 109 - 114
  • [49] 10T FinFET based SRAM cell with improved stability for low power applications
    Sharma, Deepika
    Birla, Shilpi
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2022, 109 (12) : 2053 - 2068
  • [50] A new low-power 10T SRAM cell with improved read SNM
    Pasandi, Ghasem
    Jafari, Mohsen
    Imani, Mohsen
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2015, 102 (10) : 1621 - 1633