A single-ended low leakage and low voltage 10T SRAM cell with high yield

被引:0
|
作者
Nima Eslami
Behzad Ebrahimi
Erfan Shakouri
Deniz Najafi
机构
[1] Islamic Azad University,Department of Electrical and Computer Engineering, Science and Research Branch
关键词
10T SRAM cell; FinFET; Stability; Low leakage power; Yield; Process variation;
D O I
暂无
中图分类号
学科分类号
摘要
This paper presents a low leakage power 10T single-ended SRAM cell in the sub-threshold region that improves read, write, and hold stability. While at low voltages, the write-ability is increased by temporarily floating the data node, the read stability of the cell is maintained approximately as equal as the hold state by separating the data-storage node from the read bit line by using only a single transistor. According to Simulations using HSPICE software in 10 nm FinFET technology, the read stability of the proposed cell is approximately 4.8× higher than the conventional 6T at 200 mV. Furthermore, the proposed cell is found to have the lowest static power dissipation, as it tends to be 4% lower than the standard six-transistor cell at this voltage. This study shows that the yield of the proposed cell is higher than 6σ in all operations, and supply voltages down to 200 mV.
引用
下载
收藏
页码:263 / 274
页数:11
相关论文
共 50 条
  • [31] Characterization of single-ended 9T SRAM cell
    Roy, Chandramauleshwar
    Islam, Aminul
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2020, 26 (05): : 1591 - 1604
  • [32] A Low-Power High-Speed Sensing Scheme for Single-Ended SRAM
    Shi, Dashan
    You, Heng
    Yuan, Jia
    Wang, Yulian
    Qiao, Shushan
    IEICE TRANSACTIONS ON ELECTRONICS, 2022, E105C (11) : 712 - 719
  • [33] Low leakage 10T SRAM cell with improved data stability in deep sub-micron technologies
    Krishna, R.
    Duraiswamy, Punithavathi
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2021, 109 (01) : 153 - 163
  • [34] Low leakage 10T SRAM cell with improved data stability in deep sub-micron technologies
    R. Krishna
    Punithavathi Duraiswamy
    Analog Integrated Circuits and Signal Processing, 2021, 109 : 153 - 163
  • [35] A novel single-ended 9T SRAM cell with write assist and decoupled read path for efficient low-voltage applications
    Singhal V.
    Chadha V.
    Chopra V.
    Mittal P.
    International Journal of Information Technology, 2024, 16 (5) : 3337 - 3342
  • [36] A Novel Sort Error Hardened 10T SRAM Cells for Low Voltage Operation
    Jung, In-Seok
    Kim, Yong-Bin
    Lombardi, Fabrizio
    2012 IEEE 55TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2012, : 714 - 717
  • [37] Design and Implementation of Low Power High Speed Robust 10T SRAM
    Radhika, K.
    Babu, Y. Murali Mohan
    Mishra, Suman
    2021 INTERNATIONAL CONFERENCE ON EMERGING SMART COMPUTING AND INFORMATICS (ESCI), 2021, : 674 - 677
  • [38] A single ended 6T SRAM cell design for ultra-low-voltage applications
    Singh, Jawar
    Pradhan, Dhiraj K.
    Hollis, Simon
    Mohanty, Saraju P.
    IEICE ELECTRONICS EXPRESS, 2008, 5 (18): : 750 - 755
  • [39] Single-Ended Schmitt-Trigger-Based Robust Low-Power SRAM Cell
    Ahmad, Sayeed
    Gupta, Mohit Kumar
    Alam, Naushad
    Hasan, Mohd
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (08) : 2634 - 2642
  • [40] P-P-N Based 10T SRAM Cell for Low-Leakage and Resilient Subthreshold Operation
    Lo, Cheng-Hung
    Huang, Shi-Yu
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (03) : 695 - 704