Cost Effective VLSI Architectures for Full-Search Block-Matching Motion Estimation Algorithm

被引:0
|
作者
Zhong L. He
Ming L. Liou
机构
[1] The Hong Kong University of Science and Technology,Department of Electrical and Electronic Engineering
关键词
Processing Element; Motion Estimation; Search Range; Systolic Array; Search Window;
D O I
暂无
中图分类号
学科分类号
摘要
In this paper, we present efficient VLSI architectures for full-search block-matching motion estimation (BMME) algorithm. Given a search range, we partition it into sub-search arrays called tiles. By fully exploiting data dependency within a tile, efficient VLSI architectures can be obtained. Using the proposed VLSI architectures, all the block-matchings in a tile can be processed in parallel. All the tiles within a search range can be processed serially or concurrently depending on various requirements. With the consideration of processing speed, hardware cost, and I/O bandwidth, the optimal tile size for a specific video application is analyzed. By partitioning a search range into tiles with appropriate size, flexible VLSI designs with different throughput can be obtained. In this way, cost effective VLSI designs for a wide range of video applications, from H.261 to HDTV, can be achieved.
引用
收藏
页码:225 / 240
页数:15
相关论文
共 50 条
  • [1] Cost effective VLSI architectures for full-search block-matching motion estimation algorithm
    He, ZL
    Liou, ML
    [J]. JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 1997, 17 (2-3): : 225 - 240
  • [2] PARAMETERIZABLE VLSI ARCHITECTURES FOR THE FULL-SEARCH BLOCK-MATCHING ALGORITHM
    DEVOS, L
    STEGHERR, M
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1989, 36 (10): : 1309 - 1316
  • [3] Design and implementation of efficient VLSI architectures for full-search block-matching motion estimation
    Mao, ZG
    He, WF
    Zhou, WB
    [J]. PROCEEDINGS OF THE THIRD INTERNATIONAL SYMPOSIUM ON INSTRUMENTATION SCIENCE AND TECHNOLOGY, VOL 1, 2004, : 616 - 620
  • [4] A low-power VLSI architecture for full-search block-matching motion estimation
    Do, VL
    Yun, KY
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 1998, 8 (04) : 393 - 398
  • [5] A FLEXIBLE VLSI ARCHITECTURE FOR FULL-SEARCH BLOCK-MATCHING MOTION-VECTOR ESTIMATION
    SUN, MT
    YANG, KM
    [J]. 1989 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, 1989, : 179 - 182
  • [6] Systolic array architectures for full-search block matching motion estimation
    Elgamel, MA
    Nallamilli, BR
    Bayoumi, MA
    Mashaly, S
    [J]. THIRD INTERNATIONAL WORKSHOP ON DIGITAL AND COMPUTATIONAL VIDEO, PROCEEDINGS, 2002, : 108 - 115
  • [7] Cost-effective VLSI architectures and buffer size optimization for full-search block matching algorithms
    Yeh, YH
    Lee, CY
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1999, 7 (03) : 345 - 358
  • [8] A new architecture for computationally adaptive full-search block-matching motion estimation
    Moshnyaga, VG
    [J]. ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 4: IMAGE AND VIDEO PROCESSING, MULTIMEDIA, AND COMMUNICATIONS, 1999, : 219 - 222
  • [9] Scalable VLSI architectures for full-search block matching algorithms
    Yeh, YH
    Lee, CY
    [J]. INTERNATIONAL CONFERENCE ON IMAGE PROCESSING, PROCEEDINGS - VOL II, 1996, : 1035 - 1038
  • [10] Fast full-search block-matching algorithm for motion-compensated video compression
    Lin, YC
    Tai, SC
    [J]. IEEE TRANSACTIONS ON COMMUNICATIONS, 1997, 45 (05) : 527 - 531