Design of efficient binary multiplier architecture using hybrid compressor with FPGA implementation

被引:0
|
作者
Thamizharasan, V. [1 ]
Parthipan, V. [2 ]
机构
[1] Erode Sengunthar Engn Coll, Dept ECE, Erode, India
[2] Sri Eshwar Coll Engn, Dept ECE, Coimbatore, India
关键词
Hybrid; Multiplier; Compressor; Xilinx; Field programmable gate array (FPGA); Spartan6;
D O I
10.1038/s41598-024-58482-0
中图分类号
O [数理科学和化学]; P [天文学、地球科学]; Q [生物科学]; N [自然科学总论];
学科分类号
07 ; 0710 ; 09 ;
摘要
In signal processing applications, the multipliers are essential component of arithmetic functional units in many applications, like digital signal processors, image/video processing, Machine Learning, Cryptography and Arithmetic & Logical units (ALU). In recent years, Profuse multipliers are there. In that, Vedic multiplier is one of the high-performance multiplications and it is used to signal/image processing applications. In order to ameliorate the performance of this multiplier further, by proposed a novel multiplier using hybrid compressor. The proposed hybrid compressor-based multiplier is designed and implemented in Field programmable Gate Array (FPGA-spartan 6). The synthesis result shows that the speed of proposed hybrid compressor-based multiplier gets improved as compared to Array multiplier (35.83%), Wallace tree multiplier (34.58%), Vedic Multiplier based on Carry look ahead adder (CLA) (28.49%), Vedic Multiplier based on Ripple carry adder (RCA) (20.65%), Booth Multiplication (21.65%) and Vedic Multiplication based on Han-Carlson Adder (HCA) (20.10%) and Hybrid multiplier using Carry Select Adder (CSELA) (17.81%) and Hybrid Vedic Multiplier (7.15%).
引用
收藏
页数:11
相关论文
共 50 条
  • [21] Area and Energy-Efficient 4-2 Compressor Design for Tree Multiplier Implementation
    Shoba Mohan
    Nakkeeran Rangaswamy
    [J]. Proceedings of the National Academy of Sciences, India Section A: Physical Sciences, 2020, 90 : 337 - 344
  • [22] Area and Energy-Efficient 4-2 Compressor Design for Tree Multiplier Implementation
    Mohan, Shoba
    Rangaswamy, Nakkeeran
    [J]. PROCEEDINGS OF THE NATIONAL ACADEMY OF SCIENCES INDIA SECTION A-PHYSICAL SCIENCES, 2020, 90 (02) : 337 - 344
  • [23] DESIGN AND FPGA IMPLEMENTATION OF BINARY SQUARER USING VEDIC MATHEMATICS
    Sriraman, L.
    Kumar, K. Saravana
    Prabakar, T. N.
    [J]. 2013 FOURTH INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATIONS AND NETWORKING TECHNOLOGIES (ICCCNT), 2013,
  • [24] A Hybrid Architecture for Efficient FPGA-based Implementation of Multilayer Neural Network
    Lin, Zhen
    Dong, Yiping
    Li, Yan
    Watanabe, Takahiro
    [J]. PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), 2010, : 616 - 619
  • [25] A design of general multiplier in GF(28) and FPGA implementation
    Yang, Xiaohui
    Dai, Zibin
    Yu, Xuerong
    Su, Jinhai
    [J]. 2006 1ST INTERNATIONAL SYMPOSIUM ON PERVASIVE COMPUTING AND APPLICATIONS, PROCEEDINGS, 2006, : 503 - +
  • [26] The Design and FPGA Implementation of GF(2128) Multiplier for Ghash
    Huo, Jia
    Shou, Guochu
    Hu, Yihong
    Guo, Zhigang
    [J]. NSWCTC 2009: INTERNATIONAL CONFERENCE ON NETWORKS SECURITY, WIRELESS COMMUNICATIONS AND TRUSTED COMPUTING, VOL 1, PROCEEDINGS, 2009, : 554 - 557
  • [27] Design and implementation of a new FPGA architecture
    Ma, XJ
    Tong, JR
    [J]. 2003 5TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2003, : 816 - 819
  • [28] A Power Efficient Binary Multiplier Circuit with Overflow Detection Using Single Spin Logic Circuit: Design and Implementation
    Ghosh, Ankush
    Sarkar, Souvik
    Chaudhuri, D. Ray
    Sarkar, Subir Kumar
    [J]. ADVANCED SCIENCE LETTERS, 2009, 2 (03) : 391 - 397
  • [29] FPGA Implementation of Conventional and Vedic Algorithm for Energy Efficient Multiplier
    Patil, Hemangi P.
    Sawant, S. D.
    [J]. 2015 INTERNATIONAL CONFERENCE ON ENERGY SYSTEMS AND APPLICATIONS, 2015, : 583 - 587
  • [30] FPGA Implementation of An Efficient Montgomery Multiplier For Adaptive Filtering Application
    Mulla, Nahed
    Kasetwar, Abhay
    [J]. 2014 INTERNATIONAL CONFERENCE ON POWER, AUTOMATION AND COMMUNICATION (INPAC), 2014, : 66 - 70