Implementation of Low Voltage MOSFET and Power LDMOS on InGaAs

被引:0
|
作者
Manoj Singh Adhikari
Raju Patel
Yogesh Kumar Verma
Yashvir Singh
机构
[1] Lovely Professional University,School of Electronics & Electrical Engineering
[2] MBM Engineering College,Electronics & Communication Engineering
[3] G. B. Pant Engineering College,undefined
来源
Silicon | 2022年 / 14卷
关键词
Breakdown voltage; Figure-of-merit; LDMOS; Trench-gate;
D O I
暂无
中图分类号
学科分类号
摘要
In this paper, a new low voltage MOSFET (LV MOSFET) and high voltage dual-gate MOSFET (HV DG MOSFET) have been proposed with concept of integration based on trench technology on InGaAs material. Junction isolation technique is used for the implementation of a low voltage MOSFET and a high power dual gate MOSFET in same InGaAs epitaxial layer side by side. The HV DG MOSFET consists of dual gate that are placed in drift region under the oxide-filled trenches. The proposed structure minimize on-resistance (Ron) along with increased breakdown voltage (Vbr) due to enhanced RESURF effect, the creation of dual channels, and due to folding technique of drift region in vertical direction. In the HV DG MOSFET, the drain current (ID) increases leading to enhanced transconductance (gm) by simultaneous conduction of channels with improved maximum oscillation frequency (fmax) and cut-off frequency (ft). On the other side, the low voltage MOSFET consists of a gate placed in a centre of the structure within an oxide trench to create two n-channels in the p-base. The two channels are conducting in parallel and give substantial enhancement in peak gm, ID, fmax and ft with more control over the short channel parameters. The design and performance analysis of low voltage MOSFET (LV MOSFET) and high voltage dual-gate MOSFET (HV DG MOSFET) are carried out on 2-D ATLAS device simulator.
引用
收藏
页码:3905 / 3910
页数:5
相关论文
共 50 条
  • [41] High efficiency 0.4μm gate LDMOS power PET for low voltage wireless communications
    Ma, G
    Burger, W
    Shields, M
    1999 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM DIGEST, VOLS 1-4, 1999, : 1195 - 1198
  • [42] Impact of Processing Parameters on Low-Voltage Power MOSFET Threshold Voltage Considering Defect Generation
    Othman, Nur Aqilah
    Karim, Nissar Mohammad
    Sufyan, Muhammad
    Soin, Norhayati
    2013 IEEE REGIONAL SYMPOSIUM ON MICRO AND NANOELECTRONICS (RSM 2013), 2013, : 231 - 234
  • [43] Design and implementation of a low-voltage medium power voltage sag compensator
    Silva, SM
    Cardoso, BJ
    Ribeiro, TN
    Eleutério, FA
    2004 11TH INTERNATIONAL CONFERENCE ON HARMONICS AND QUALITY OF POWER, 2004, : 164 - 169
  • [44] Optimisation of low voltage Field Plate LDMOS transistors
    Cortes, I.
    Morancho, F.
    Flores, D.
    Hidalgo, S.
    Rebollo, J.
    PROCEEDINGS OF THE 2009 SPANISH CONFERENCE ON ELECTRON DEVICES, 2009, : 475 - +
  • [45] Capacitance-Voltage(C-V) Characteristics of InGaAs/InAs/InGaAs Quantum Well MOSFET
    Datta, Kanak
    Biswas, Sudipta Romen
    Rahman, Ehsanur
    Shadman, Abir
    Khosru, Quazi D. M.
    PROCEEDINGS OF THE 2015 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2015, : 709 - 712
  • [46] 80V InGaAs Lateral Trench Power MOSFET
    Adhikari, Manoj Singh
    Singh, Yashvir
    2016 INTERNATIONAL CONFERENCE ON COMPUTATIONAL TECHNIQUES IN INFORMATION AND COMMUNICATION TECHNOLOGIES (ICCTICT), 2016,
  • [47] Simulation of a Lateral Trench Power MOSFET on InGaAs for improved performance
    Payal, Mohit
    Singh, Yashvir
    2014 RECENT ADVANCES IN ENGINEERING AND COMPUTATIONAL SCIENCES (RAECS), 2014,
  • [48] Degradation of the low voltage power MOSFET electrical parameters during multipulse UIS test
    Marek, Juraj
    Donoval, Daniel
    Petrus, Miroslav
    Stuchlikova, L'ubica
    Chvala, Ales
    Molnar, Marian
    Pribitny, Patrik
    NINTH INTERNATIONAL CONFERENCE ON ADVANCED SEMICONDUCTOR DEVICES AND MICROSYSTEMS, 2012, : 183 - 186
  • [49] Low power ROM Employing Dynamic Threshold-Voltage MOSFET (DTMOS) Technique
    Mustapa, M.
    Mohd-Yasin, F.
    Khaw, M. K.
    Reaz, M. B. I.
    Kordesch, A.
    ICSE: 2008 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS, PROCEEDINGS, 2008, : 103 - +
  • [50] Power Si-MOSFET operating with high efficiency under low supply voltage
    Ohguro, T
    Saito, M
    Morifuji, E
    Murakami, K
    Matsuzaki, K
    Yoshitomi, T
    Morimoto, T
    Momose, HS
    Katsumata, Y
    Iwai, H
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2000, 47 (12) : 2385 - 2391