Implementation of Low Voltage MOSFET and Power LDMOS on InGaAs

被引:0
|
作者
Manoj Singh Adhikari
Raju Patel
Yogesh Kumar Verma
Yashvir Singh
机构
[1] Lovely Professional University,School of Electronics & Electrical Engineering
[2] MBM Engineering College,Electronics & Communication Engineering
[3] G. B. Pant Engineering College,undefined
来源
Silicon | 2022年 / 14卷
关键词
Breakdown voltage; Figure-of-merit; LDMOS; Trench-gate;
D O I
暂无
中图分类号
学科分类号
摘要
In this paper, a new low voltage MOSFET (LV MOSFET) and high voltage dual-gate MOSFET (HV DG MOSFET) have been proposed with concept of integration based on trench technology on InGaAs material. Junction isolation technique is used for the implementation of a low voltage MOSFET and a high power dual gate MOSFET in same InGaAs epitaxial layer side by side. The HV DG MOSFET consists of dual gate that are placed in drift region under the oxide-filled trenches. The proposed structure minimize on-resistance (Ron) along with increased breakdown voltage (Vbr) due to enhanced RESURF effect, the creation of dual channels, and due to folding technique of drift region in vertical direction. In the HV DG MOSFET, the drain current (ID) increases leading to enhanced transconductance (gm) by simultaneous conduction of channels with improved maximum oscillation frequency (fmax) and cut-off frequency (ft). On the other side, the low voltage MOSFET consists of a gate placed in a centre of the structure within an oxide trench to create two n-channels in the p-base. The two channels are conducting in parallel and give substantial enhancement in peak gm, ID, fmax and ft with more control over the short channel parameters. The design and performance analysis of low voltage MOSFET (LV MOSFET) and high voltage dual-gate MOSFET (HV DG MOSFET) are carried out on 2-D ATLAS device simulator.
引用
收藏
页码:3905 / 3910
页数:5
相关论文
共 50 条
  • [11] High Frequency InGaAs MOSFET with Nitride Sidewall Design for Low Power Application
    Mo, Jiongjiong
    Chen, Hua
    Wang, Zhiyu
    Yu, Faxin
    JOURNAL OF SENSORS, 2017, 2017
  • [12] CMOS compatible power MOSFET for low voltage GHz operation
    Uppsala Univ, Uppsala, Sweden
    Doktorsavh Chalmers Tek Hogsk, 1528 (4 pp):
  • [13] Considerations in the design of a low-voltage power MOSFET technology
    Rutter, Phil
    IET POWER ELECTRONICS, 2019, 12 (15) : 3861 - 3869
  • [14] Thermal instability of low voltage power-MOSFET's
    Consoli, A
    Gennaro, F
    Testa, A
    Consentino, G
    Frisina, F
    Letor, R
    Magrì, A
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2000, 15 (03) : 575 - 581
  • [15] Low Voltage Superjunction Power MOSFET: An Application Optimized Technology
    Rutter, Phil
    Peake, Steven T.
    2011 TWENTY-SIXTH ANNUAL IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION (APEC), 2011, : 491 - 497
  • [16] Excimer laser annealing for low-voltage power MOSFET
    Chen, Yi
    Okada, Tatsuya
    Noguchi, Takashi
    Mazzamuto, Fulvio
    Huet, Karim
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2016, 55 (08)
  • [17] SUBSTRATE CURRENT IMPROVEMENT AND INVESTIGATION IN LOW VOLTAGE POWER LDMOS WITH A NOVEL DESIGN
    Xu, Zhaozhao
    Tian, Tian
    Fang, Mingxu
    Song, Wan
    Zhang, Yintong
    Fang, Ziquan
    Liu, Donghua
    Chen, Hualun
    Qian, Wensheng
    CONFERENCE OF SCIENCE & TECHNOLOGY FOR INTEGRATED CIRCUITS, 2024 CSTIC, 2024,
  • [18] A Low Noise and Low Loss Power MOSFET with Low Vth Regions for Voltage Regulators
    Masunaga, Masahiro
    Hashimoto, Takayuki
    Kato, Kouichi
    Andou, Hiroki
    Numabe, Hideo
    Tomizawa, Zen
    Matsuura, Nobuyoshi
    2013 25TH INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES AND ICS (ISPSD), 2013, : 91 - 94
  • [19] Low power and low voltage VT extractor circuit and MOSFET radiation dosimeter
    Siebel, O. F.
    Schneider, M. C.
    Galup-Montoro, C.
    2012 IEEE 10TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2012, : 301 - 304
  • [20] Analysis of high voltage LDMOS power consumption
    Wu, Xiu-Long
    Chen, Jun-Ning
    Ke, Dao-Ming
    ICIEA 2007: 2ND IEEE CONFERENCE ON INDUSTRIAL ELECTRONICS AND APPLICATIONS, VOLS 1-4, PROCEEDINGS, 2007, : 888 - 890