Implementation of Low Voltage MOSFET and Power LDMOS on InGaAs

被引:0
|
作者
Manoj Singh Adhikari
Raju Patel
Yogesh Kumar Verma
Yashvir Singh
机构
[1] Lovely Professional University,School of Electronics & Electrical Engineering
[2] MBM Engineering College,Electronics & Communication Engineering
[3] G. B. Pant Engineering College,undefined
来源
Silicon | 2022年 / 14卷
关键词
Breakdown voltage; Figure-of-merit; LDMOS; Trench-gate;
D O I
暂无
中图分类号
学科分类号
摘要
In this paper, a new low voltage MOSFET (LV MOSFET) and high voltage dual-gate MOSFET (HV DG MOSFET) have been proposed with concept of integration based on trench technology on InGaAs material. Junction isolation technique is used for the implementation of a low voltage MOSFET and a high power dual gate MOSFET in same InGaAs epitaxial layer side by side. The HV DG MOSFET consists of dual gate that are placed in drift region under the oxide-filled trenches. The proposed structure minimize on-resistance (Ron) along with increased breakdown voltage (Vbr) due to enhanced RESURF effect, the creation of dual channels, and due to folding technique of drift region in vertical direction. In the HV DG MOSFET, the drain current (ID) increases leading to enhanced transconductance (gm) by simultaneous conduction of channels with improved maximum oscillation frequency (fmax) and cut-off frequency (ft). On the other side, the low voltage MOSFET consists of a gate placed in a centre of the structure within an oxide trench to create two n-channels in the p-base. The two channels are conducting in parallel and give substantial enhancement in peak gm, ID, fmax and ft with more control over the short channel parameters. The design and performance analysis of low voltage MOSFET (LV MOSFET) and high voltage dual-gate MOSFET (HV DG MOSFET) are carried out on 2-D ATLAS device simulator.
引用
收藏
页码:3905 / 3910
页数:5
相关论文
共 50 条
  • [1] Implementation of Low Voltage MOSFET and Power LDMOS on InGaAs
    Adhikari, Manoj Singh
    Patel, Raju
    Verma, Yogesh Kumar
    Singh, Yashvir
    SILICON, 2022, 14 (08) : 3905 - 3910
  • [2] Implementation of Trench-based Power LDMOS and Low Voltage MOSFET on InGaAs
    Adhikari, Manoj Singh
    Singh, Yashvir
    IETE TECHNICAL REVIEW, 2019, 36 (03) : 234 - 242
  • [3] InGaAs LDMOS Power Semiconductor Device Performances
    Liu, Yidong
    Yuan, Jiann-Shiun
    Steighner, Jason
    2009 INTERNATIONAL CONFERENCE ON POWER ELECTRONICS AND DRIVE SYSTEMS, VOLS 1 AND 2, 2009, : 150 - 152
  • [4] Investigation of Low Voltage Low Power MOSFET Design Methods
    Sekreter, Pelin Dogan
    Uygur, Atilla
    Alci, Mustafa
    JOURNAL OF POLYTECHNIC-POLITEKNIK DERGISI, 2024,
  • [5] Improving the breakdown voltage, ON-resistance and gate-charge of InGaAs LDMOS power transistors
    Kumar, M. Jagadesh
    Bansal, Avikal
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2012, 27 (10)
  • [6] A low-power low-voltage MOSFET-only voltage reference
    Bedeschi, F
    Bonizzoni, E
    Fantini, A
    Resta, C
    Torelli, G
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1, PROCEEDINGS, 2004, : 57 - 60
  • [7] High efficiency LDMOS power FET for low voltage wireless communications
    Ma, G
    Burger, W
    Dragon, C
    Gillenwater, T
    IEDM - INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST 1996, 1996, : 91 - 94
  • [8] A low-voltage, low-power microwave SOI MOSFET
    Colinge, JP
    Chen, J
    Flandre, D
    Raskin, JP
    Gillon, R
    Vanhoenacker, D
    1996 IEEE INTERNATIONAL SOI CONFERENCE PROCEEDINGS, 1996, : 128 - 129
  • [9] MOSFET TECHNOLOGY FOR LOW-VOLTAGE LOW-POWER APPLICATIONS
    FOTY, DP
    NOWAK, EJ
    IEEE MICRO, 1994, 14 (03) : 68 - 77
  • [10] InGaAs MOSFET Source Structures Toward High Speed/low Power Applications
    Miyamoto, Yasuyuki
    Kanazawa, Toru
    Yonai, Yoshiharu
    Kato, Atsushi
    Fujimatsu, Motohiko
    Kashiwano, Masashi
    Ohsawa, Kazuto
    Ohashi, Kazumi
    26TH INTERNATIONAL CONFERENCE ON INDIUM PHOSPHIDE AND RELATED MATERIALS (IPRM), 2014,