Design and Verification of an Asynchronous NoC Router Architecture for GALS Systems

被引:0
|
作者
M. N. Saranya
Rathnamala Rao
机构
[1] National Institute of Technology Karnataka,Department of Electronics & Communication Engineering
来源
关键词
Network-on-Chip (NoC); Asynchronous design; GALS system; Asynchronous pipeline; Domino logic;
D O I
暂无
中图分类号
学科分类号
摘要
The increasing multi-core system complexity with technology scaling introduces new constraints and challenges to interconnection network design. Consequently, the research community has a converging trend toward an asynchronous design paradigm for Network-on-Chip (NoC) architecture as a promising solution to these challenges. This paper addresses the design and functional verification aspects of an asynchronous NoC router microarchitecture for a Globally Asynchronous Locally Synchronous (GALS) system. Firstly, the paper introduces a novel mixed-level abstract simulation approach for faster functional verification of the asynchronous architecture using the commercially available Spectre Analog and mixed-signal simulation (AMS) Designer tool. This simulation methodology intends to ensure the feasibility of the design and identify shortcomings, if any, before the subsequent implementation stages of the design. Also, the paper proposes a new baseline asynchronous router built on a domino logic pipeline template with a novel hybrid encoding scheme. The new hybrid encoding scheme facilitates simple architecture with no additional timing constraints. The proposed verification methodology evaluates the baseline asynchronous router’s functional verification in Cadence’s AMS designer tool. Preliminary simulation results conform to the objectives of the paper. Further, the same verification setup establishes the design validation in subsequent stages of the design implementation.
引用
收藏
页码:61 / 74
页数:13
相关论文
共 50 条
  • [31] A Transition-Signaling Bundled Data NoC Switch Architecture for Cost-Effective GALS Multicore Systems
    Ghiribaldi, Alberto
    Bertozzi, Davide
    Nowick, Steven M.
    DESIGN, AUTOMATION & TEST IN EUROPE, 2013, : 332 - 337
  • [32] Dynamic voltage and frequency scaling architecture for units integration within a GALS NoC
    Beigne, E.
    Clermidy, F.
    Miermont, S.
    Vivet, P.
    NOCS 2008: SECOND IEEE INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP, PROCEEDINGS, 2007, : 129 - +
  • [33] Design of Gated-Clock Asynchronous Wrappers for Multi-Point GALS Systems
    Oliveira, Duarte L.
    Curtinhas, Tiago
    Faria, Lester A.
    Oliveira, Joao Luis V.
    Romano, Leonardo
    PROCEEDINGS OF THE 2016 IEEE ANDESCON, 2016,
  • [34] Design of Asynchronous Wrappers for High-Concurrency Multi-Point GALS Systems
    Oliveira, Duarte L.
    Curtinhas, Tiago
    Torres, Vitor L. V.
    Romano, Leonardo
    2018 IEEE ANDESCON, 2018,
  • [35] Asynchronous data communication with low power for GALS systems
    Zhuang, SX
    Li, WD
    Carlsson, J
    Palmkvist, K
    Wanhammar, L
    ICES 2002: 9TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-111, CONFERENCE PROCEEDINGS, 2002, : 753 - 756
  • [36] A ROUTING ALGORITHM AND A ROUTER ARCHITECTURE FOR 3D NOC
    Kanagasabapathi, Somasundaram
    Calicut, Chythanya
    COMPUTER SCIENCE-AGH, 2019, 20 (03): : 449 - 463
  • [37] A Novel Architecture of Bidirectional NoC router Using Flexible buffer
    Shermi, S.
    Arun, C. S.
    IEEE INTERNATIONAL CONFERENCE ON EMERGING TECHNOLOGICAL TRENDS IN COMPUTING, COMMUNICATIONS AND ELECTRICAL ENGINEERING (ICETT), 2016,
  • [38] Asynchronous Component Implementation Methodology for GALS Design in FPGAs
    Gagne, Rene
    Belzile, Jean
    Thibeault, Claude
    2009 JOINT IEEE NORTH-EAST WORKSHOP ON CIRCUITS AND SYSTEMS AND TAISA CONFERENCE, 2009, : 324 - 327
  • [39] High-Throughput Compact Delay-Insensitive Asynchronous NoC Router
    Onizawa, Naoya
    Matsumoto, Atsushi
    Funazaki, Tomoyoshi
    Hanyu, Takahiro
    IEEE TRANSACTIONS ON COMPUTERS, 2014, 63 (03) : 637 - 649
  • [40] An asynchronous wrapper with novel handshake circuits for GALS systems
    Zhuang, SX
    Li, WD
    Carlsson, J
    Palmkvist, K
    Wanhammar, L
    2002 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS AND WEST SINO EXPOSITION PROCEEDINGS, VOLS 1-4, 2002, : 1521 - 1525