Design and Verification of an Asynchronous NoC Router Architecture for GALS Systems

被引:0
|
作者
M. N. Saranya
Rathnamala Rao
机构
[1] National Institute of Technology Karnataka,Department of Electronics & Communication Engineering
来源
关键词
Network-on-Chip (NoC); Asynchronous design; GALS system; Asynchronous pipeline; Domino logic;
D O I
暂无
中图分类号
学科分类号
摘要
The increasing multi-core system complexity with technology scaling introduces new constraints and challenges to interconnection network design. Consequently, the research community has a converging trend toward an asynchronous design paradigm for Network-on-Chip (NoC) architecture as a promising solution to these challenges. This paper addresses the design and functional verification aspects of an asynchronous NoC router microarchitecture for a Globally Asynchronous Locally Synchronous (GALS) system. Firstly, the paper introduces a novel mixed-level abstract simulation approach for faster functional verification of the asynchronous architecture using the commercially available Spectre Analog and mixed-signal simulation (AMS) Designer tool. This simulation methodology intends to ensure the feasibility of the design and identify shortcomings, if any, before the subsequent implementation stages of the design. Also, the paper proposes a new baseline asynchronous router built on a domino logic pipeline template with a novel hybrid encoding scheme. The new hybrid encoding scheme facilitates simple architecture with no additional timing constraints. The proposed verification methodology evaluates the baseline asynchronous router’s functional verification in Cadence’s AMS designer tool. Preliminary simulation results conform to the objectives of the paper. Further, the same verification setup establishes the design validation in subsequent stages of the design implementation.
引用
收藏
页码:61 / 74
页数:13
相关论文
共 50 条
  • [21] A HDL based reduced area NOC router architecture
    Suraj, M. S.
    Muralidharan, D.
    Kumar, K. Seshu
    2013 INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN VLSI, EMBEDDED SYSTEM, NANO ELECTRONICS AND TELECOMMUNICATION SYSTEM (ICEVENT 2013), 2013,
  • [22] A Case Study on NoC Router Architecture For Optimizing The Latency
    Ramani, S.
    Sundararajan, J.
    PROCEEDINGS OF THE 2013 INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING & COMMUNICATION SYSTEMS (ICACCS), 2013,
  • [23] A toolset for modelling and verification of GALS systems
    Ramesh, S
    Sonalkar, S
    D'silva, V
    Chandra, N
    Vijayalakshmi, B
    COMPUTER AIDED VERIFICATION, 2004, 3114 : 506 - 509
  • [24] Asynchronous Testing of Synchronous Components in GALS Systems
    Marsso, Lina
    Mateescu, Radu
    Parissis, Ioannis
    Serwe, Wendelin
    INTEGRATED FORMAL METHODS, IFM 2019, 2019, 11918 : 360 - 378
  • [25] Design of a customized arbitral priority NOC router
    Wu, Chang
    Li, Yu-Bai
    Peng, Qi-Cong
    Chai, Song
    Yang, Zhong-Ming
    Dianzi Keji Daxue Xuebao/Journal of the University of Electronic Science and Technology of China, 2008, 37 (05): : 645 - 648
  • [26] Reducing NoC Energy Consumption Exploring Asynchronous End-to-end GALS Communication
    Weber, Iacana
    de Oliveira, Leonardo
    Carara, Everton
    Moraes, Fernando G.
    33RD SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN (SBCCI 2020), 2020,
  • [27] Design and implementation of a NoC router supporting multicast
    Zheng, Guohai
    Gu, Huaxi
    Zhu, Jian
    IEICE ELECTRONICS EXPRESS, 2014, 11 (02):
  • [28] Design and Evaluation of a Parameterizable NoC Router for FPGAs
    Brugge, Mike
    Khalid, Mohammed A. S.
    FPGA 10, 2010, : 292 - 292
  • [29] Design of Efficient NOC Router for Chip Multiprocessor
    Kiran
    Solanki, Kamna
    2016 INTERNATIONAL CONFERENCE ON INVENTIVE COMPUTATION TECHNOLOGIES (ICICT), VOL 3, 2015, : 853 - 856
  • [30] NoC Design Flow for TDMA and QoS Management in a GALS Context
    Evain, Samuel
    Diguet, Jean-Philippe
    Houzet, Dominique
    EURASIP JOURNAL ON EMBEDDED SYSTEMS, 2006, (01)