Design and Verification of an Asynchronous NoC Router Architecture for GALS Systems

被引:0
|
作者
M. N. Saranya
Rathnamala Rao
机构
[1] National Institute of Technology Karnataka,Department of Electronics & Communication Engineering
来源
关键词
Network-on-Chip (NoC); Asynchronous design; GALS system; Asynchronous pipeline; Domino logic;
D O I
暂无
中图分类号
学科分类号
摘要
The increasing multi-core system complexity with technology scaling introduces new constraints and challenges to interconnection network design. Consequently, the research community has a converging trend toward an asynchronous design paradigm for Network-on-Chip (NoC) architecture as a promising solution to these challenges. This paper addresses the design and functional verification aspects of an asynchronous NoC router microarchitecture for a Globally Asynchronous Locally Synchronous (GALS) system. Firstly, the paper introduces a novel mixed-level abstract simulation approach for faster functional verification of the asynchronous architecture using the commercially available Spectre Analog and mixed-signal simulation (AMS) Designer tool. This simulation methodology intends to ensure the feasibility of the design and identify shortcomings, if any, before the subsequent implementation stages of the design. Also, the paper proposes a new baseline asynchronous router built on a domino logic pipeline template with a novel hybrid encoding scheme. The new hybrid encoding scheme facilitates simple architecture with no additional timing constraints. The proposed verification methodology evaluates the baseline asynchronous router’s functional verification in Cadence’s AMS designer tool. Preliminary simulation results conform to the objectives of the paper. Further, the same verification setup establishes the design validation in subsequent stages of the design implementation.
引用
收藏
页码:61 / 74
页数:13
相关论文
共 50 条
  • [1] Design and Verification of an Asynchronous NoC Router Architecture for GALS Systems
    Saranya, M. N.
    Rao, Rathnamala
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2024, 40 (01): : 61 - 74
  • [2] Quota Setting Router Architecture for Quality of Service in GALS NoC
    Cheshmi, Kazem
    Trajkovic, Jelena
    Soltaniyeh, Mohammadreza
    Mohammadi, Siamak
    RAPID SYSTEM PROTOTYPING: SHORTENING THE PATH FROM SPECIFICATION TO PROTOTYPE (RSP 2013), 2013, : 44 - 50
  • [3] Design and implementation of asynchronous NOC architecture with buffer-less router
    Patil, Trupti
    Sandi, Anuradha
    MATERIALS TODAY-PROCEEDINGS, 2022, 49 : 756 - 763
  • [4] Implementation of an Asynchronous Bundled-Data Router for a GALS NoC in the Context of a VSoC
    Russell, Patrick
    Doege, Jens
    Hoppe, Christoph
    Preusser, Thomas B.
    Reichel, Peter
    Schneider, Peter
    2017 20TH IEEE INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUIT & SYSTEMS (DDECS), 2017, : 195 - 200
  • [5] An Efficient Low Power NoC Router Architecture Design
    Shenbagavalli, S.
    Karthikeyan, S.
    PROCEEDINGS OF 2015 ONLINE INTERNATIONAL CONFERENCE ON GREEN ENGINEERING AND TECHNOLOGIES (IC-GET), 2015,
  • [6] Heterogeneous NoC Router Architecture
    Ben-Itzhak, Yaniv
    Cidon, Israel
    Kolodny, Avinoam
    Shabun, Michael
    Shmuel, Nir
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2015, 26 (09) : 2479 - 2492
  • [7] Performance Comparison of Asynchronous NoC Router Architectures
    Kunthara, Rose George
    James, Rekha K.
    INTERNATIONAL CONFERENCE ON COMPUTER NETWORKS AND COMMUNICATION TECHNOLOGIES (ICCNCT 2018), 2019, 15 : 649 - 659
  • [8] Design of On-chip and off-chip interfaces for a GALS NoC architecture
    Beigne, E.
    Vivet, P.
    12TH IEEE INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS, PROCEEDINGS, 2006, : 172 - 181
  • [9] Pipelined NoC Router Architecture Design with Buffer Configuration Exploration on FPGA
    Chen, Qi
    Liu, Qiang
    2015 25TH INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, 2015,
  • [10] Reliable Router Architecture with Elastic Buffer for NoC Architecture
    Louis, Roshna
    Vinodhini, M.
    Murty, N. S.
    2015 INTERNATIONAL CONFERENCE ON VLSI SYSTEMS, ARCHITECTURE, TECHNOLOGY AND APPLICATIONS (VLSI-SATA), 2015,