Analog circuit sizing using local biasing

被引:0
|
作者
Srdjan Dragomira Djordjevic
机构
[1] University of Nis,Faculty of Electronic Engineering
关键词
Computer aided design; Analog integrated circuits; Analog circuit design; Biasing design; Fixator-norator pairs;
D O I
暂无
中图分类号
学科分类号
摘要
The analog circuit design approach based on local biasing is shown to be very attractive as it removes the nonlinearity in the biasing procedure. Based on this design approach, we offer a new technique for the sizing of analog integrated circuits. The proposed technique is based on the relations that exist between linear elements of a cut-set or a loop when the voltages and currents in the remaining elements are held fixed. These relations enable the designer to fix a circuit variable (biasing current or voltage of a transistor) in exchange for a set of interrelated element values that can be independently changed. The proposed procedure allows us to directly change the element values or the DC parameter values for the active loads without being concerned about the DC biasing. Therefore, the circuit designer is able to manage tradeoffs in the design by comparing multiple solutions that meet the desired criteria. Moreover, multiple circuit simulations are not necessary in the case when any of the calculated element values is not realistic or workable.
引用
收藏
页码:299 / 308
页数:9
相关论文
共 50 条
  • [41] Compact low-voltage CMOS analog divider using a four-quadrant multiplier and biasing control circuit
    Padilla-Cantoya, Ivan
    2012 IEEE 55TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2012, : 502 - 505
  • [42] Local Biasing and the Use of Nullator-Norator Pairs in Analog Circuits Designs
    Hashemian, Reza
    2008 51ST MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2008, : 466 - 469
  • [44] Analog Circuits Sizing Using Bipartite Graphs
    Javid, Farakh
    Iskander, Ramy
    Louerat, Marie-Minerve
    Dupuis, Damien
    2011 IEEE 54TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2011,
  • [45] Simulation-in-the-loop analog circuit sizing method using adaptive model-based simulated annealing
    Han, DH
    Chatterjee, A
    4TH IEEE INTERNATIONAL WORKSHOP ON SYSTEM-ON-CHIP FOR REAL-TIME APPLICATIONS, PROCEEDINGS, 2004, : 127 - 130
  • [46] Transfer Learning for Reuse of Analog Circuit Sizing Models Across Technology Nodes
    Wu, Zhengfeng
    Savidis, Ioannis
    2022 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 22), 2022, : 1033 - 1037
  • [47] A Data-Driven Analog Circuit Synthesizer with Automatic Topology Selection and Sizing
    Poddar, Souradip
    Budak, Ahmet
    Zhao, Linran
    Hsu, Chen-Hao
    Maji, Supriyo
    Zhu, Keren
    Jia, Yaoyao
    Pan, David Z.
    2024 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, DATE, 2024,
  • [48] A Deterministic Aging Simulator and An Analog Circuit Sizing Tool Robust to Aging Phenomena
    Afacan, Engin
    Berkol, Gonenc
    Dundar, Gunhan
    Pusane, Ali Emre
    Baskaya, Faik
    2015 INTERNATIONAL CONFERENCE ON SYNTHESIS, MODELING, ANALYSIS AND SIMULATION METHODS AND APPLICATIONS TO CIRCUIT DESIGN (SMACD), 2015,
  • [49] Adaptive response surface modeling-based method for analog circuit sizing
    Han, D
    Chatterjee, A
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2004, : 109 - 112
  • [50] CMOS anti-self-biasing effect and its implication in analog/RF circuit design
    Ma, Zhenqiang
    Pang, Huiqing
    Zhao, Bin
    Zhang, Jiong
    Jiang, Ningyue
    Li, Hui
    ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 485 - 489