Analog circuit sizing using local biasing

被引:0
|
作者
Srdjan Dragomira Djordjevic
机构
[1] University of Nis,Faculty of Electronic Engineering
关键词
Computer aided design; Analog integrated circuits; Analog circuit design; Biasing design; Fixator-norator pairs;
D O I
暂无
中图分类号
学科分类号
摘要
The analog circuit design approach based on local biasing is shown to be very attractive as it removes the nonlinearity in the biasing procedure. Based on this design approach, we offer a new technique for the sizing of analog integrated circuits. The proposed technique is based on the relations that exist between linear elements of a cut-set or a loop when the voltages and currents in the remaining elements are held fixed. These relations enable the designer to fix a circuit variable (biasing current or voltage of a transistor) in exchange for a set of interrelated element values that can be independently changed. The proposed procedure allows us to directly change the element values or the DC parameter values for the active loads without being concerned about the DC biasing. Therefore, the circuit designer is able to manage tradeoffs in the design by comparing multiple solutions that meet the desired criteria. Moreover, multiple circuit simulations are not necessary in the case when any of the calculated element values is not realistic or workable.
引用
收藏
页码:299 / 308
页数:9
相关论文
共 50 条
  • [21] Reinforcement Learning-based Analog Circuit Optimizer using gm/ID for Sizing
    Choi, Minjeong
    Choi, Youngchang
    Lee, Kyongsu
    Kang, Seokhyeong
    2023 60TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, DAC, 2023,
  • [22] Multiobjective analog/RF circuit sizing using an improved brain storm optimization algorithm
    Dash, Satyabrata
    Joshi, Deepak
    Trivedi, Gaurav
    MEMETIC COMPUTING, 2018, 10 (04) : 423 - 440
  • [23] Multiobjective analog/RF circuit sizing using an improved brain storm optimization algorithm
    Satyabrata Dash
    Deepak Joshi
    Gaurav Trivedi
    Memetic Computing, 2018, 10 : 423 - 440
  • [24] Variation-aware Analog Circuit Sizing with Classifier Chains
    Wu, Zhengfeng
    Savidis, Ioannis
    2021 ACM/IEEE 3RD WORKSHOP ON MACHINE LEARNING FOR CAD (MLCAD), 2021,
  • [25] Analog circuit sizing based on Evolutionary Algorithms and deep learning
    Lberni, Abdelaziz
    Marktani, Malika Alami
    Ahaitouf, Abdelaziz
    Ahaitouf, Ali
    EXPERT SYSTEMS WITH APPLICATIONS, 2024, 237
  • [26] Analog circuit sizing with constraint programming modeling and minimax optimization
    Leyn, F
    Daems, W
    Gielen, G
    Sansen, W
    ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 1500 - 1503
  • [27] Post-layout simulation driven analog circuit sizing
    Gao, Xiaohan
    Zhang, Haoyi
    Ye, Siyuan
    Liu, Mingjie
    Pan, David Z.
    Shen, Linxiao
    Wang, Runsheng
    Lin, Yibo
    Huang, Ru
    SCIENCE CHINA-INFORMATION SCIENCES, 2024, 67 (04)
  • [28] Analog RF Circuit Sizing by a Cascade of Shallow Neural Networks
    Beaulieu, Philippe-Olivier
    Dumesnil, Etienne
    Nabki, Frederic
    Boukadoum, Mounir
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2023, 42 (12) : 4391 - 4401
  • [29] An Error Bound Particle Swarm Optimization for Analog Circuit Sizing
    Shreeharsha, K. G.
    Siddharth, R. K.
    Vasantha, M. H.
    Kumar, Y. B. Nithin
    IEEE ACCESS, 2024, 12 : 50126 - 50136
  • [30] Post-layout simulation driven analog circuit sizing
    Xiaohan GAO
    Haoyi ZHANG
    Siyuan YE
    Mingjie LIU
    David Z.PAN
    Linxiao SHEN
    Runsheng WANG
    Yibo LIN
    Ru HUANG
    ScienceChina(InformationSciences), 2024, 67 (04) : 289 - 300