Analog circuit sizing using local biasing

被引:0
|
作者
Srdjan Dragomira Djordjevic
机构
[1] University of Nis,Faculty of Electronic Engineering
关键词
Computer aided design; Analog integrated circuits; Analog circuit design; Biasing design; Fixator-norator pairs;
D O I
暂无
中图分类号
学科分类号
摘要
The analog circuit design approach based on local biasing is shown to be very attractive as it removes the nonlinearity in the biasing procedure. Based on this design approach, we offer a new technique for the sizing of analog integrated circuits. The proposed technique is based on the relations that exist between linear elements of a cut-set or a loop when the voltages and currents in the remaining elements are held fixed. These relations enable the designer to fix a circuit variable (biasing current or voltage of a transistor) in exchange for a set of interrelated element values that can be independently changed. The proposed procedure allows us to directly change the element values or the DC parameter values for the active loads without being concerned about the DC biasing. Therefore, the circuit designer is able to manage tradeoffs in the design by comparing multiple solutions that meet the desired criteria. Moreover, multiple circuit simulations are not necessary in the case when any of the calculated element values is not realistic or workable.
引用
收藏
页码:299 / 308
页数:9
相关论文
共 50 条
  • [31] Inversion Coefficient Optimization Assisted Analog Circuit Sizing Tool
    Afacan, Engin
    Dundar, Gunhan
    2017 14TH INTERNATIONAL CONFERENCE ON SYNTHESIS, MODELING, ANALYSIS AND SIMULATION METHODS AND APPLICATIONS TO CIRCUIT DESIGN (SMACD), 2017,
  • [32] CALT: Classification with Adaptive Labeling Thresholds for Analog Circuit Sizing
    Wu, Zhengfeng
    Savidis, Ioannis
    PROCEEDINGS OF THE 2020 ACM/IEEE 2ND WORKSHOP ON MACHINE LEARNING FOR CAD (MLCAD '20), 2020, : 49 - 54
  • [33] Variation-Aware Analog Circuit Sizing in Carbon Nanotube
    Heshmatpour, Zahra
    Zhang, Lihong
    Heys, Howard M.
    2022 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 22), 2022, : 2891 - 2894
  • [34] A Subcircuit Matching Approach to Structural Analog Circuit Model Generation and Sizing
    Zhang, Xisheng
    Li, Mingzhen
    Xie, Qixu
    Shi, Guoyong
    2024 INTERNATIONAL SYMPOSIUM OF ELECTRONICS DESIGN AUTOMATION, ISEDA 2024, 2024, : 131 - 136
  • [35] Multi-objective Genetic Approach for Analog Circuit Sizing using SVM Macro-model
    Boolchandani, D.
    Kumar, Anupam
    Sahula, Vineet
    TENCON 2009 - 2009 IEEE REGION 10 CONFERENCE, VOLS 1-4, 2009, : 2561 - +
  • [36] Spicedim - A CAD Tool for Supporting Circuit Sizing of Analog CMOS Circuits
    Batas, Daniel
    Knaak, Stefan
    Fiedler, Horst
    2010 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2010, : 351 - 354
  • [37] Optimal Analog Circuit Sizing via Ant Colony Optimization Technique
    Benhala, Bachir
    Ahaitouf, Ali
    Fakhfakh, Mourad
    Mechaqrane, Abdellah
    Benlahbib, Brahim
    INTERNATIONAL JOURNAL OF COMPUTER SCIENCE AND NETWORK SECURITY, 2011, 11 (06): : 223 - 231
  • [38] An exponential variation based PSO for analog circuit sizing in constrained environment
    Shreeharsha, K. G.
    Siddharth, R. K.
    Korde, Charudatta G.
    Vasantha, M. H.
    Kumar, Nithin Y. B.
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2024, 187
  • [39] The Sizing Rules Method for CMOS and Bipolar Analog Integrated Circuit Synthesis
    Massier, Tobias
    Graeb, Helmut
    Schlichtmann, Ulf
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2008, 27 (12) : 2209 - 2222
  • [40] DNN-Opt: An RL Inspired Optimization for Analog Circuit Sizing using Deep Neural Networks
    Budak, Ahmet F.
    Bhansali, Prateek
    Liu, Bo
    Sun, Nan
    Pan, David Z.
    Kashyap, Chandramouli, V
    2021 58TH ACM/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2021, : 1219 - 1224