Variation-aware Analog Circuit Sizing with Classifier Chains

被引:0
|
作者
Wu, Zhengfeng [1 ]
Savidis, Ioannis [1 ]
机构
[1] Drexel Univ, Dept Elect & Comp Engn, Philadelphia, PA 19104 USA
关键词
INTEGRATED-CIRCUITS; DESIGN;
D O I
10.1109/MLCAD52597.2021.9531273
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
In this work, a simulation-based optimization framework is proposed that determines the sizing of components of an analog circuit to meet target design specifications while also satisfying the robustness specifications set by the designer. The robustness is guaranteed by setting a limit on the standard deviations of the variations in the performance parameters of a circuit across all process and temperature corners of interest. Classifier chains are utilized that, in addition to modeling the relationship between inputs and outputs, learn the relationships among output labels. Additional design knowledge is inferred from the optimal ordering of the classifier chain. A case study is provided, where an LNA is designed in a 65 nm fabrication process. The corners of interest include the combination of the three temperatures of 20 degrees C, 80 degrees C, and 120 degrees C, and the five process corners of typical-typical, slow-slow, fast-fast, slow-fast, and fast-slow. The adoption of classifier chains and the ensemble of classifier chains provides an improvement in the prediction accuracy as compared to the utilization of binary relevance. A qualified design solution is generated that satisfies both the performance and robustness specifications within 5 executed iterations of the design loop.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] Variation-Aware Analog Circuit Sizing in Carbon Nanotube
    Heshmatpour, Zahra
    Zhang, Lihong
    Heys, Howard M.
    2022 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 22), 2022, : 2891 - 2894
  • [2] Enhancing Analog Yield Optimization for Variation-aware Circuits Sizing
    Lahiouel, Ons
    Zaki, Mohamed H.
    Tahar, Sofiene
    PROCEEDINGS OF THE 2017 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2017, : 1273 - 1276
  • [3] Multi-Objective Variation-Aware Sizing for Analog CNFET Circuits
    Heshmatpour, Zahra
    Zhang, Lihong
    Heys, Howard M.
    PROCEEDINGS OF THE TWENTY THIRD INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2022), 2022, : 434 - 439
  • [4] Fast Variation-aware Circuit Sizing Approach for Analog Design with ML-Assisted Evolutionary Algorithm
    Song, Ling-Yen
    Kuo, Tung-Chieh
    Wang, Ming-Hung
    Liu, Chien-Nan Jimmy
    Huang, Juinn-Dar
    27TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, ASP-DAC 2022, 2022, : 80 - 85
  • [5] Efficient and Accurate Statistical Analog Yield Optimization and Variation-Aware Circuit Sizing Based on Computational Intelligence Techniques
    Liu, Bo
    Fernandez, Francisco V.
    Gielen, Georges G. E.
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2011, 30 (06) : 793 - 805
  • [6] Machine Learning Assisted Circuit Sizing Approach for Low-Voltage Analog Circuits with Efficient Variation-Aware Optimization
    Song, Ling-Yen
    Chou, Chih-Yun
    Kuo, Tung-Chieh
    Liu, Chien-Nan
    Huang, Juinn-Dar
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2023, 28 (02)
  • [7] Variation-Aware Multimetric Optimization During Gate Sizing
    Ranganathan, Nagarajan
    Gupta, Upavan
    Mahalingam, Venkataraman
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2009, 14 (04)
  • [8] Variation-aware Subthreshold Logic Circuit Design
    Fuketa, Hiroshi
    Takahashi, Ryo
    Takamiya, Makoto
    Nomura, Masahiro
    Shinohara, Hirofumi
    Sakurai, Takayasu
    2013 IEEE 10TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2013,
  • [9] Variation-Aware Near Threshold Circuit Synthesis
    Golanbari, Mohammad Saber
    Kiamehr, Saman
    Ebrahimi, Mojtaba
    Tahoori, Mehdi B.
    PROCEEDINGS OF THE 2016 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2016, : 1237 - 1242
  • [10] Globally Reliable Variation-Aware Sizing of Analog Integrated Circuits via Response Surfaces and Structural Homotopy
    McConaghy, Trent
    Gielen, Georges G. E.
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2009, 28 (11) : 1627 - 1640