An 8-bit 1 GS/s folding and interpolating ADC with a base-4 architecture

被引:0
|
作者
Fan Jiang
Danyu Wu
Lei Zhou
Jin Wu
Zhi Jin
Xinyu Liu
机构
[1] Chinese Academy of Sciences (IMECAS),Institute of Microelectronics
关键词
Base-4; Coarse quantization channel; Folding amplifier; Folding and interpolating analog-to-digital converter (F&I ADC);
D O I
暂无
中图分类号
学科分类号
摘要
A base-4 architecture for folding and interpolating ADC is proposed. It employs cascaded folding and interpolating topology with both the folding factors and interpolating factors of 4. Duo to that the base-4 folding and interpolating has an intrinsic relationship with the quantization process which is base-2, the architecture requires only 2 × N + 6 comparators for an N-bit ADC. What’s more, the coarse flash ADC can be eliminated because all the most significant bits can be conveniently extracted from the intermediate signals as the “byproduct” of the folding amplifiers. In addition, the base-4 architecture can be extended to higher resolution easily because of the modularized and unified configuration. This architecture is implemented with a 1 GS/s 8-bit ADC in 0.35 μm SiGe BiCMOS process. Measurement results reveal the chip exhibits DNL of 0.30/−0.26 LSB and INL of 0.80/−0.80 LSB. The ENOB is 6.9 LSB at 10.1 MHz input. The SNDR is above 42 dB over the first and the second Nyquist zone. The SFDR is above 45 dB over the first Nyquist zone and the second Nyquist zone. The ERBW is over 1.2 GHz.
引用
收藏
页码:139 / 146
页数:7
相关论文
共 50 条
  • [31] A 4GS/s 8-bit time-interleaved SAR ADC with an energy-efficient architecture in 130 nm CMOS
    Solis, Fredy
    Fernandez Bocco, Alvaro
    Galetto, Agustin C.
    Passetti, Leandro
    Hueda, Mario R.
    Reyes, Benjamin T.
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2021, 49 (10) : 3171 - 3185
  • [32] A 7 bit 1GS/s pipelined folding and interpolating ADC with coarse-stage-free joint encoding
    Wang, Mingshuo
    Lin, Li
    Ye, Fan
    Ren, Junyan
    IEICE ELECTRONICS EXPRESS, 2014, 11 (12):
  • [33] Digital Encoding Module Used in a 6-bit 1.33-GS/s Folding and Interpolating ADC
    Dai, Zhiyuan
    Cao, Fubiao
    Ye, Fan
    Ren, Junyan
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 909 - 911
  • [34] AN 8-BIT 1-GS/S FLASH-ASSISTED TIME-INTERLEAVED SAR ADC
    Xiang, Jixuan
    Chen, Huabin
    Chen, Chixiao
    Ye, Fan
    Xu, Jun
    Ren, Junyan
    2014 12TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2014,
  • [35] A 600 MSPS 8-bit folding ADC in 0.18μm CMOS
    Wang, ZY
    Pan, H
    Chang, CM
    Yu, HR
    Chang, MF
    2004 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2004, : 424 - 427
  • [36] An embedded 200-Ms/s 8-bit 177mW folding and interpolating CMOS ADC in 0.25-mm2
    Chen, C
    Wang, ZG
    Ren, JY
    Xu, Z
    2003 5TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2003, : 661 - 664
  • [37] A 10-GS/s 8-bit SiGe ADC with Isolated 4x4 Analog Input Multiplexer
    Wu, Danyu
    Zhou, Lei
    Liu, Huasen
    Huang, Yinkun
    Luan, Jian
    Guo, Xuan
    Wu, Jin
    Liu, Xinyu
    2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,
  • [38] An 8 Bit 4 GS/s 120 mW CMOS ADC
    Wei, Hegong
    Zhang, Peng
    Sahoo, Bibhu Datta
    Razavi, Behzad
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (08) : 1751 - 1761
  • [39] A 12 bit, 50 MSample/s cascaded folding & interpolating ADC
    Vorenkamp, P
    Roovers, R
    ANALOG CIRCUIT DESIGN: RF ANALOG-TO-DIGITAL CONVERTERS; SENSOR AND ACTUATOR INTERFACES; LOW-NOISE OSCILLATORS, PLLS AND SYNTHESIZERS, 1997, : 89 - 104
  • [40] An 8-bit 125Ms/s CMOS folding ADC for Gigabit Ethernet LSI
    Yoon, K
    Lee, J
    Jeong, DK
    Kim, W
    2000 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2000, : 212 - 213