An 8-bit 1 GS/s folding and interpolating ADC with a base-4 architecture

被引:0
|
作者
Fan Jiang
Danyu Wu
Lei Zhou
Jin Wu
Zhi Jin
Xinyu Liu
机构
[1] Chinese Academy of Sciences (IMECAS),Institute of Microelectronics
关键词
Base-4; Coarse quantization channel; Folding amplifier; Folding and interpolating analog-to-digital converter (F&I ADC);
D O I
暂无
中图分类号
学科分类号
摘要
A base-4 architecture for folding and interpolating ADC is proposed. It employs cascaded folding and interpolating topology with both the folding factors and interpolating factors of 4. Duo to that the base-4 folding and interpolating has an intrinsic relationship with the quantization process which is base-2, the architecture requires only 2 × N + 6 comparators for an N-bit ADC. What’s more, the coarse flash ADC can be eliminated because all the most significant bits can be conveniently extracted from the intermediate signals as the “byproduct” of the folding amplifiers. In addition, the base-4 architecture can be extended to higher resolution easily because of the modularized and unified configuration. This architecture is implemented with a 1 GS/s 8-bit ADC in 0.35 μm SiGe BiCMOS process. Measurement results reveal the chip exhibits DNL of 0.30/−0.26 LSB and INL of 0.80/−0.80 LSB. The ENOB is 6.9 LSB at 10.1 MHz input. The SNDR is above 42 dB over the first and the second Nyquist zone. The SFDR is above 45 dB over the first Nyquist zone and the second Nyquist zone. The ERBW is over 1.2 GHz.
引用
收藏
页码:139 / 146
页数:7
相关论文
共 50 条
  • [21] A 1-GS/s 6-bit folding and interpolating ADC in 0.13-μm CMOS
    Lin, Li
    Ren, Junyan
    Zhu, Kai
    Ye, Fan
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2009, 58 (01) : 71 - 76
  • [22] A 10-GS/s 8-bit 4-way interleaved folding ADC in 0.18 μm SiGe-BiCMOS
    Liu, Huasen
    Wu, Danyu
    Zhou, Lei
    Huang, Yinkun
    Luan, Jian
    Guo, Xuan
    Wang, Dong
    Zheng, Xuqiang
    Wu, Jin
    Liu, Xinyu
    IEICE ELECTRONICS EXPRESS, 2019, 16 (03):
  • [23] An 8-bit 10 MS/s folding and interpolating ADC using the continuous-time auto-zero technique
    Liu, MH
    Liu, SI
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (01) : 122 - 128
  • [24] Low voltage low power 8-bit folding/interpolating ADC with rail-to-rail input range
    Attar, Hamid Movahedian
    Bakhtiar, Mehrdad Sharif
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2009, 61 (02) : 181 - 189
  • [25] Low voltage low power 8-bit folding/interpolating ADC with rail-to-rail input range
    Hamid Movahedian Attar
    Mehrdad Sharif Bakhtiar
    Analog Integrated Circuits and Signal Processing, 2009, 61 : 181 - 189
  • [26] A low voltage low power 8-bit folding/interpolating ADC with rail-to-rail input range
    Movahedian, H
    Azin, M
    Bakhtiar, MS
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1, PROCEEDINGS, 2004, : 77 - 80
  • [27] AN 8-BIT VIDEO ADC INCORPORATING FOLDING AND INTERPOLATION TECHNIQUES
    VANDEGRIFT, REJ
    RUTTEN, IWJM
    VANDERVEEN, M
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1987, 22 (06) : 944 - 953
  • [28] A 8-Bit 1-GS/s Subranged ADC in 65-nm CMOS Process
    Chen, Hsin-Liang
    Yang, Shu-Chuan
    2015 INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATION SYSTEMS (ISPACS), 2015, : 40 - 43
  • [29] A 8-bit 2Gs/s flash ADC in 0.18μm CMOS
    Li, Qizhang
    Li, Zheying
    2012 INTERNATIONAL WORKSHOP ON INFORMATION AND ELECTRONICS ENGINEERING, 2012, 29 : 693 - 698
  • [30] An 8-bit 200 MS/s CMOS folding/interpolating analog-to-digital converter
    Heo, SC
    Jang, YC
    Park, SH
    Park, HJ
    IEICE TRANSACTIONS ON ELECTRONICS, 2003, E86C (04): : 676 - 681