An 8-bit 1 GS/s folding and interpolating ADC with a base-4 architecture

被引:0
|
作者
Fan Jiang
Danyu Wu
Lei Zhou
Jin Wu
Zhi Jin
Xinyu Liu
机构
[1] Chinese Academy of Sciences (IMECAS),Institute of Microelectronics
关键词
Base-4; Coarse quantization channel; Folding amplifier; Folding and interpolating analog-to-digital converter (F&I ADC);
D O I
暂无
中图分类号
学科分类号
摘要
A base-4 architecture for folding and interpolating ADC is proposed. It employs cascaded folding and interpolating topology with both the folding factors and interpolating factors of 4. Duo to that the base-4 folding and interpolating has an intrinsic relationship with the quantization process which is base-2, the architecture requires only 2 × N + 6 comparators for an N-bit ADC. What’s more, the coarse flash ADC can be eliminated because all the most significant bits can be conveniently extracted from the intermediate signals as the “byproduct” of the folding amplifiers. In addition, the base-4 architecture can be extended to higher resolution easily because of the modularized and unified configuration. This architecture is implemented with a 1 GS/s 8-bit ADC in 0.35 μm SiGe BiCMOS process. Measurement results reveal the chip exhibits DNL of 0.30/−0.26 LSB and INL of 0.80/−0.80 LSB. The ENOB is 6.9 LSB at 10.1 MHz input. The SNDR is above 42 dB over the first and the second Nyquist zone. The SFDR is above 45 dB over the first Nyquist zone and the second Nyquist zone. The ERBW is over 1.2 GHz.
引用
收藏
页码:139 / 146
页数:7
相关论文
共 50 条
  • [41] An 8-GSa/s 8-bit ADC system
    Poulton, K
    Knudsen, KL
    Kerley, J
    Kang, J
    Tani, J
    Cornish, E
    VanGrouw, M
    1997 SYMPOSIUM ON VLSI CIRCUITS: DIGEST OF TECHNICAL PAPERS, 1997, : 23 - 24
  • [42] AN 8-BIT, 100 MS/S FLASH ADC
    YOSHII, Y
    ASANO, K
    NAKAMURA, M
    YAMADA, C
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1984, 19 (06) : 842 - 846
  • [43] An 8 bit, 150 MS/s folding and interpolating ADC in 0.25μm CMOS with resistive averaging
    Ahmadi, HR
    Shoaei, O
    Azizi, MY
    SCS 2003: INTERNATIONAL SYMPOSIUM ON SIGNALS, CIRCUITS AND SYSTEMS, VOLS 1 AND 2, PROCEEDINGS, 2003, : 373 - 376
  • [44] An 8-bit 125MHz folding and interpolating analog-to-digital converter
    Guo, XW
    Chen, C
    Ren, JY
    2001 4TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, 2001, : 293 - 295
  • [45] A 2-GS/s 8-Bit ADC Featuring Virtual-Ground Sampling Interleaved Architecture in 28-nm CMOS
    Wang, X. Shawn
    Jin, Xin
    Du, Jieqiong
    Li, Yilei
    Du, Yuan
    Wong, Chien-Heng
    Kuan, Yen-Cheng
    Chan, Chi-Hang
    Chang, Mau-Chung Frank
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2018, 65 (11) : 1534 - 1538
  • [46] A 0.55-mm2 8-bit 32-GS/s TI-SAR ADC with optimized hierarchical sampling architecture
    Ding, Jiale
    Huang, Yukai
    Zhang, Hao
    Feng, Tian
    Wang, Feida
    Li, Dengquan
    Zhu, Zhangming
    MICROELECTRONICS JOURNAL, 2024, 144
  • [47] An 8-bit 1.25GS/s CMOS IF-sampling ADC with background calibration for dynamic distortion
    1600, Institute of Electrical and Electronics Engineers Inc., United States
  • [48] Implementation of 8-bit Folding and Interpolating Analog to Digital Converter in 90nm technology
    Phad, Amol
    Ingale, Vaibhav
    Vaidya, Rashmi
    Shingare, Pratibha
    2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 1646 - 1649
  • [49] A 8-bit 125-Msample/s piplelined ADC
    Fan, Mingjun
    Chen, Tingqian
    Yin, Wenjing
    Wang, Lei
    Li, Ning
    Ren, Junyan
    ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 585 - 587
  • [50] An 8-bit 12.5-GSample/s SiGe ADC
    Ghetmiri, Shohreh
    Salama, C. A. T.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2010, 63 (03) : 381 - 395