Wrapper design for the reuse of a bus, network-on-chip, or other functional interconnect as test access mechanism

被引:23
|
作者
Amory, A. M.
Goossens, K.
Marinissen, E. J.
Lubaszewski, M.
Moraes, F.
机构
[1] Univ Fed Rio Grande do Sul, Inst Informat, Porto Alegre, RS, Brazil
[2] NXP Semicond Res, NL-5656 AE Eindhoven, Netherlands
[3] Delft Univ Technol, Dept Comp Engn, NL-2628 CC Delft, Netherlands
[4] Catholic Univ, PUCRS, Fac Informat, Porto Alegre, RS, Brazil
来源
关键词
D O I
10.1049/iet-cdt:20060152
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A new core test wrapper design approach is proposed which transports streaming test data, for example scan test patterns, into and out of an embedded core exclusively via (some of) its functional data ports. The latter are typically based on standardised protocols such as AXI, DTL, and OCP. The new wrapper design allows a functional interconnect, such as an on-chip bus or network-on-chip (NOC) to transport test data to embedded cores, and hence eliminates the need for a conventional dedicated test access mechanism (TAM), such as a TestRail or test bus. The approach leaves both the tester, as well as the embedded core and its test unchanged, while the functional interconnect can handle the test data transport as a regular data application. The functional interconnect is required to offer guaranteed throughput and zero latency variation, a service that is available in many buses and networks. For 672 example cases based on the ITC'02 System-on-Chip (SOC) Test Benchmarks, the new approach in comparison with the conventional approach shows an average wrapper area increase of 14.5%, which is negligible at the SOC level, especially since the dedicated TAM can be eliminated. Futhermore, the new approach decreases the core test length by 3.8% on average.
引用
收藏
页码:197 / 206
页数:10
相关论文
共 43 条
  • [31] Thermal-Aware Test Access Mechanism and Wrapper Design Optimization for System-on-Chips
    Yu, Thomas Edison
    Yoneda, Tomokazu
    Chakrabarty, Krishnendu
    Fujiwara, Hideo
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2008, E91D (10) : 2440 - 2448
  • [32] Design of network-on-chip groupware based on hamming code and built-in self-test
    Ouyang Y.-M.
    Ni J.-Z.
    Liang H.-G.
    Yingyong Kexue Xuebao/Journal of Applied Sciences, 2010, 28 (05): : 519 - 526
  • [33] A design-for-test implementation of an asynchronous network-on-chip architecture and its associated test pattern generation and application
    Tran, Xuan-Tu
    Thonnart, Yvain
    Durupt, Jean
    Beroulle, Vincent
    Robach, Chantal
    NOCS 2008: SECOND IEEE INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP, PROCEEDINGS, 2007, : 149 - +
  • [34] Design-for-test approach of an asynchronous network-on-chip architecture and its associated test pattern generation and application
    Tran, X. -T.
    Thonnart, Y.
    Durupt, J.
    Beroulle, V.
    Robach, C.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2009, 3 (05): : 487 - 500
  • [35] Design of test access mechanism for AMBA-based System-on-a-Chip
    Song, Jaehoon
    Min, Piljae
    Yi, Hyunbean
    Park, Sungju
    25TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2007, : 375 - +
  • [36] Design and implementation of reconfigurable and flexible test access mechanism for system-on-chip
    Ebadi, Zahra S.
    Avanaki, Allreza N.
    Saleh, Resve
    Ivanov, Andre
    INTEGRATION-THE VLSI JOURNAL, 2007, 40 (02) : 149 - 160
  • [37] Design of reusable and flexible test access mechanism architecture for system-on-chip
    Rohini, G.
    Salivahanan, S.
    PIERS 2008 HANGZHOU: PROGRESS IN ELECTROMAGNETICS RESEARCH SYMPOSIUM, VOLS I AND II, PROCEEDINGS, 2008, : 916 - +
  • [38] Parallelized Network-on-Chip-Reused Test Access Mechanism for Multiple Identical Cores
    Han, Taewoo
    Choi, Inhyuk
    Oh, Hyunggoy
    Kang, Sungho
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2016, 35 (07) : 1219 - 1223
  • [39] CAS-BUS: A test access mechanism and a toolbox environment for core-based system chip testing
    Benabdenbi, M
    Maroufi, W
    Marzouki, M
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2002, 18 (4-5): : 455 - 473
  • [40] CAS-BUS: A Test Access Mechanism and a Toolbox Environment for Core-Based System Chip Testing
    Mounir Benabdenbi
    Walid Maroufi
    Meryem Marzouki
    Journal of Electronic Testing, 2002, 18 : 455 - 473