Design-for-test approach of an asynchronous network-on-chip architecture and its associated test pattern generation and application

被引:16
|
作者
Tran, X. -T. [1 ,3 ]
Thonnart, Y. [1 ]
Durupt, J. [1 ]
Beroulle, V. [2 ]
Robach, C. [2 ]
机构
[1] MINATEC, CEA, LETI, F-38054 Grenoble, France
[2] LCIS, Grenoble INP, F-26902 Valence, France
[3] VNU Coltech, SIS Lab, Hanoi 10000, Vietnam
来源
关键词
D O I
10.1049/iet-cdt.2008.0072
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Asynchronous design offers an attractive solution to address the problems faced by networks-on-chip (NoC) designers such as timing constraints. Nevertheless, post-fabrication testing is a big challenge to bring the asynchronous NoCs to the market because of a lack of testing methodology and support. This study first presents the design and implementation of a design-for-test (DfT) architecture, which improves the testability of an asynchronous NoC architecture. Then, a simple method for generating test patterns for network routers is described. Test patterns are automatically generated by a custom program, given the network topology and the network size. Finally, we introduce a testing strategy for the whole asynchronous NoC. With the generated test patterns, the testing methodology presents high fault coverage (99.86%) for single stuck-at fault models.
引用
收藏
页码:487 / 500
页数:14
相关论文
共 37 条
  • [1] A design-for-test implementation of an asynchronous network-on-chip architecture and its associated test pattern generation and application
    Tran, Xuan-Tu
    Thonnart, Yvain
    Durupt, Jean
    Beroulle, Vincent
    Robach, Chantal
    NOCS 2008: SECOND IEEE INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP, PROCEEDINGS, 2007, : 149 - +
  • [2] Implementation of a design-for-test architecture for asynchronous Networks-on-Chip
    Tran, Xuan-Tu
    Durupt, Jean
    Thonnart, Yvain
    Bertrand, Francois
    Beroulle, Vincent
    Robach, Chantal
    NOCS 2007: FIRST INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP, PROCEEDINGS, 2007, : 216 - 216
  • [3] Design-for-test of asynchronous Networks-On-Chip
    Tran, Xuan-Tu
    Beroulle, Vincent
    Durupt, Jean
    Robach, Chantal
    Bertrand, Francois
    PROCEEDINGS OF THE 2006 IEEE WORKSHOP ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, 2006, : 163 - +
  • [4] Efficient Design-for-Test Approach for Networks-on-Chip
    Wang, Junshi
    Ebrahimi, Masoumeh
    Huang, Letian
    Xie, Xuan
    Li, Qiang
    Li, Guangjun
    Jantsch, Axel
    IEEE TRANSACTIONS ON COMPUTERS, 2019, 68 (02) : 198 - 213
  • [5] Test access mechanism design and test controlling for network-on-chip
    Zhang, Fan
    Jin, Depeng
    Zeng, Lieguang
    IMECS 2007: INTERNATIONAL MULTICONFERENCE OF ENGINEERS AND COMPUTER SCIENTISTS, VOLS I AND II, 2007, : 1785 - +
  • [6] Techniques for Network-on-Chip (NoC) Design and Test
    Chattopadhyay, Santanu
    2014 27TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2014 13TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID 2014), 2014, : 16 - 17
  • [7] ON DESIGN AND APPLICATION MAPPING OF A NETWORK-ON-CHIP (NOC) ARCHITECTURE
    Bahn, Jun Ho
    Lee, Seung Eun
    Yang, Yoon Seok
    Yang, Jungsook
    Bagherzadeh, Nader
    PARALLEL PROCESSING LETTERS, 2008, 18 (02) : 239 - 255
  • [8] A scalable, low cost design-for-test architecture for UltraSPARC™ chip multi-processors
    Parulkar, I
    Ziaja, T
    Pendurkar, R
    D'Souza, A
    Majumdar, A
    INTERNATIONAL TEST CONFERENCE 2002, PROCEEDINGS, 2002, : 726 - 735
  • [9] PUF-based Secure Test Wrapper Design for Network-on-Chip
    Zhang, Ying
    Li, Yuanxiang
    Chen, Xin
    Yang, Jizhong
    Hua, Yifeng
    Yao, Jiaoyan
    2022 IEEE INTERNATIONAL SYMPOSIUM ON HARDWARE ORIENTED SECURITY AND TRUST (HOST), 2022, : 181 - 184
  • [10] Test time reduction reusing multiple processors in a network-on-chip based architecture
    Amory, AM
    Lubaszewski, M
    Moraes, FG
    Moren, EI
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2005, : 62 - 63