Design-for-test approach of an asynchronous network-on-chip architecture and its associated test pattern generation and application

被引:16
|
作者
Tran, X. -T. [1 ,3 ]
Thonnart, Y. [1 ]
Durupt, J. [1 ]
Beroulle, V. [2 ]
Robach, C. [2 ]
机构
[1] MINATEC, CEA, LETI, F-38054 Grenoble, France
[2] LCIS, Grenoble INP, F-26902 Valence, France
[3] VNU Coltech, SIS Lab, Hanoi 10000, Vietnam
来源
关键词
D O I
10.1049/iet-cdt.2008.0072
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Asynchronous design offers an attractive solution to address the problems faced by networks-on-chip (NoC) designers such as timing constraints. Nevertheless, post-fabrication testing is a big challenge to bring the asynchronous NoCs to the market because of a lack of testing methodology and support. This study first presents the design and implementation of a design-for-test (DfT) architecture, which improves the testability of an asynchronous NoC architecture. Then, a simple method for generating test patterns for network routers is described. Test patterns are automatically generated by a custom program, given the network topology and the network size. Finally, we introduce a testing strategy for the whole asynchronous NoC. With the generated test patterns, the testing methodology presents high fault coverage (99.86%) for single stuck-at fault models.
引用
收藏
页码:487 / 500
页数:14
相关论文
共 37 条
  • [21] Power-efficient Partitioning and Cluster Generation Design for Application-Specific Network-on-Chip
    Ma, Jiayi
    Hao, Cong
    Zhang, Wencan
    Yoshimura, Takeshi
    2016 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2016, : 83 - 84
  • [22] A design flow for an optimized congestion-aware application-specific wireless network-on-chip architecture
    Dehghani, Abbas
    FUTURE GENERATION COMPUTER SYSTEMS-THE INTERNATIONAL JOURNAL OF ESCIENCE, 2020, 106 : 234 - 249
  • [23] A New BIST-based Test Approach with the Fault Location Capability for Communication Channels in Network-on-Chip
    Babak Aghaei
    Ahmad Khademzadeh
    Midia Reshadi
    Kambiz Badie
    Journal of Electronic Testing, 2017, 33 : 501 - 513
  • [24] A New BIST-based Test Approach with the Fault Location Capability for Communication Channels in Network-on-Chip
    Aghaei, Babak
    Khademzadeh, Ahmad
    Reshadi, Midia
    Badie, Kambiz
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2017, 33 (04): : 501 - 513
  • [25] KL_GA: an application mapping algorithm for mesh-of-tree (MoT) architecture in network-on-chip design
    Fang, Juan
    Yu, Lu
    Liu, Sitong
    Lu, Jiajia
    Chen, Tan
    JOURNAL OF SUPERCOMPUTING, 2015, 71 (11): : 4056 - 4071
  • [26] KL_GA: an application mapping algorithm for mesh-of-tree (MoT) architecture in network-on-chip design
    Juan Fang
    Lu Yu
    Sitong Liu
    Jiajia Lu
    Tan Chen
    The Journal of Supercomputing, 2015, 71 : 4056 - 4071
  • [27] Cycle-accurate test power modeling and its application to SoC test architecture design and scheduling
    Samii, Soheil
    Selkala, Mikko
    Larsson, Erik
    Chakrabarty, Krishnendu
    Peng, Zebo
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2008, 27 (05) : 973 - 977
  • [28] Generalization of the photo process window and its application to OPC test pattern design
    Eisenmann, H
    Peter, K
    Strojwas, A
    DESIGN AND PROCESS INTEGRATION FOR MICROELECTRONIC MANUFACTURING, 2003, : 42 - 50
  • [29] Practical Test Cores for the On-Chip Generation and Evaluation of Analog Test Signals: Application to a Network/Spectrum Analyzer for Analog BIST
    Barragan, Manuel J.
    Vazquez, Diego
    Rueda, Adoracion
    PRIME: PROCEEDINGS OF THE CONFERENCE 2009 PHD RESEARCH IN MICROELECTRONICS AND ELECTRONICS, 2009, : 244 - 247
  • [30] Neural network model of logic functions and its application in circuit test generation
    Pan, ZL
    CAD/ GRAPHICS TECHNOLOGY AND ITS APPLICATIONS, PROCEEDINGS, 2003, : 345 - 346