Wrapper design for the reuse of a bus, network-on-chip, or other functional interconnect as test access mechanism

被引:23
|
作者
Amory, A. M.
Goossens, K.
Marinissen, E. J.
Lubaszewski, M.
Moraes, F.
机构
[1] Univ Fed Rio Grande do Sul, Inst Informat, Porto Alegre, RS, Brazil
[2] NXP Semicond Res, NL-5656 AE Eindhoven, Netherlands
[3] Delft Univ Technol, Dept Comp Engn, NL-2628 CC Delft, Netherlands
[4] Catholic Univ, PUCRS, Fac Informat, Porto Alegre, RS, Brazil
来源
关键词
D O I
10.1049/iet-cdt:20060152
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A new core test wrapper design approach is proposed which transports streaming test data, for example scan test patterns, into and out of an embedded core exclusively via (some of) its functional data ports. The latter are typically based on standardised protocols such as AXI, DTL, and OCP. The new wrapper design allows a functional interconnect, such as an on-chip bus or network-on-chip (NOC) to transport test data to embedded cores, and hence eliminates the need for a conventional dedicated test access mechanism (TAM), such as a TestRail or test bus. The approach leaves both the tester, as well as the embedded core and its test unchanged, while the functional interconnect can handle the test data transport as a regular data application. The functional interconnect is required to offer guaranteed throughput and zero latency variation, a service that is available in many buses and networks. For 672 example cases based on the ITC'02 System-on-Chip (SOC) Test Benchmarks, the new approach in comparison with the conventional approach shows an average wrapper area increase of 14.5%, which is negligible at the SOC level, especially since the dedicated TAM can be eliminated. Futhermore, the new approach decreases the core test length by 3.8% on average.
引用
收藏
页码:197 / 206
页数:10
相关论文
共 43 条
  • [41] Design of duel-core connected mesh topology and fine-grained fault-tolerant mechanism for 3D optical network-on-chip
    Guo, Pengxing
    He, Xiangyu
    Yang, Yufei
    Liu, Kun
    Yu, Sijing
    Hou, Weigang
    Guo, Lei
    SCIENCE CHINA-INFORMATION SCIENCES, 2023, 66 (11)
  • [42] Design of dual-core connected mesh topology and fine-grained fault-tolerant mechanism for 3D optical network-on-chip
    Pengxing GUO
    Xiangyu HE
    Yufei YANG
    Kun LIU
    Sijing YU
    Weigang HOU
    Lei GUO
    ScienceChina(InformationSciences), 2023, 66 (11) : 273 - 287
  • [43] Design of duel-core connected mesh topology and fine-grained fault-tolerant mechanism for 3D optical network-on-chip
    Pengxing Guo
    Xiangyu He
    Yufei Yang
    Kun Liu
    Sijing Yu
    Weigang Hou
    Lei Guo
    Science China Information Sciences, 2023, 66