Wrapper design for the reuse of a bus, network-on-chip, or other functional interconnect as test access mechanism

被引:23
|
作者
Amory, A. M.
Goossens, K.
Marinissen, E. J.
Lubaszewski, M.
Moraes, F.
机构
[1] Univ Fed Rio Grande do Sul, Inst Informat, Porto Alegre, RS, Brazil
[2] NXP Semicond Res, NL-5656 AE Eindhoven, Netherlands
[3] Delft Univ Technol, Dept Comp Engn, NL-2628 CC Delft, Netherlands
[4] Catholic Univ, PUCRS, Fac Informat, Porto Alegre, RS, Brazil
来源
关键词
D O I
10.1049/iet-cdt:20060152
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A new core test wrapper design approach is proposed which transports streaming test data, for example scan test patterns, into and out of an embedded core exclusively via (some of) its functional data ports. The latter are typically based on standardised protocols such as AXI, DTL, and OCP. The new wrapper design allows a functional interconnect, such as an on-chip bus or network-on-chip (NOC) to transport test data to embedded cores, and hence eliminates the need for a conventional dedicated test access mechanism (TAM), such as a TestRail or test bus. The approach leaves both the tester, as well as the embedded core and its test unchanged, while the functional interconnect can handle the test data transport as a regular data application. The functional interconnect is required to offer guaranteed throughput and zero latency variation, a service that is available in many buses and networks. For 672 example cases based on the ITC'02 System-on-Chip (SOC) Test Benchmarks, the new approach in comparison with the conventional approach shows an average wrapper area increase of 14.5%, which is negligible at the SOC level, especially since the dedicated TAM can be eliminated. Futhermore, the new approach decreases the core test length by 3.8% on average.
引用
收藏
页码:197 / 206
页数:10
相关论文
共 43 条
  • [22] A ROBUST MEDIUM ACCESS MECHANISM FOR MILLIMETER-WAVE WIRELESS NETWORK-ON-CHIP ARCHITECTURE
    Mansoor, Naseef
    Yuvaraj, Manoj Prashanth
    Ganguly, Amlan
    2013 IEEE 26TH INTERNATIONAL SOC CONFERENCE (SOCC), 2013, : 362 - 367
  • [23] Crosstalk Mitigated On-chip Interconnect Design for High-speed Network-on-Chip (NoC) of Full Wafer Scale Chip (FWSC)
    Kim, Juneyoung
    Choi, Seonguk
    Kim, Seongguk
    Kim, Jihun
    Sim, Boogyo
    Lee, Junghyun
    Shin, Taein
    Kim, Hyunwoo
    Hong, Jonghyun
    Kim, Haeyeon
    Park, Joonsang
    Kim, Joungho
    2023 IEEE 32ND CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS, EPEPS, 2023,
  • [24] Designing cost-effective network-on-chip by dual-channel access mechanism
    Lin, Shijun
    Shi, Jianghong
    Chen, Huihuang
    JOURNAL OF SYSTEMS ENGINEERING AND ELECTRONICS, 2011, 22 (04) : 557 - 564
  • [25] OPTNOC: An Optimized 3D Network-on-Chip Design for Fast Memory Access
    Xu, Thomas Canhao
    Liljeberg, Pasi
    Plosila, Juha
    Tenhunen, Hannu
    PARALLEL COMPUTING TECHNOLOGIES (PACT 2013), 2013, 7979 : 436 - 441
  • [26] Test Time Reduction in Automated Test Equipment (ATE)-Based Mechanism of Network-on-Chip Communication Infrastructure
    Soleymani, Mona
    Reshadi, Midia
    ARABIAN JOURNAL FOR SCIENCE AND ENGINEERING, 2015, 40 (11) : 3197 - 3209
  • [27] Test Time Reduction in Automated Test Equipment (ATE)-Based Mechanism of Network-on-Chip Communication Infrastructure
    Mona Soleymani
    Midia Reshadi
    Arabian Journal for Science and Engineering, 2015, 40 : 3197 - 3209
  • [28] Architecting a priority-based dynamic media access control mechanism in Wireless Network-on-Chip
    Ouyang, Yiming
    Sun, Chenglong
    Jia, Boyuan
    Wang, Qi
    Liang, Huaguo
    MICROELECTRONICS JOURNAL, 2021, 116
  • [29] Fault-Tolerant Routing Mechanism in 3D Optical Network-on-Chip Based on Node Reuse
    Guo, Pengxing
    Hou, Weigang
    Guo, Lei
    Sun, Wei
    Liu, Chuang
    Bao, Hainan
    Duong, Luan H. K.
    Liu, Weichen
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2020, 31 (03) : 547 - 564
  • [30] A Low-Power Network-on-Chip Power-Gating Design with Bypass Mechanism
    Ouyang, Yiming
    Chen, Zhiyuan
    Xu, Dongyu
    Liang, Huaguo
    Dianzi Yu Xinxi Xuebao/Journal of Electronics and Information Technology, 2024, 46 (08): : 3436 - 3444