A Hierarchical Parallel Evolvable Hardware Based on Network on Chip

被引:0
|
作者
Wang, JunRong [1 ]
Wang, Dan [1 ]
Lai, JinMei [1 ]
机构
[1] Fudan Univ, State Key Lab ASIC & Syst, Shanghai 201203, Peoples R China
关键词
EHW; NoC; Dynamic Partial Reconfiguration; FPGA; Parallel Genetic Algorithm;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Evolvable Hardware (EHW) is inspired by natural evolution for the automatic design of hardware systems, based on Evolutionary Algorithm (EA). This paper proposed a novel optimization process of evolution system by utilizing a two-level hierarchical parallel algorithm and constructing EHW system into NoC infrastructure. The NoC is specially designed for high-speed reconfigurable hardware. Experimental results show that the usage of the hierarchical parallel algorithm can achieve 188.7% and 675.7% improvement in convergence speed against the global parallel one or the serial one; moreover, by using the NoC architecture, the Single Evolution Cycle Run Time can be at least two orders of magnitude faster than the state-of-the-art EHW systems when evolving the same scale of circuits.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] A reconfigurable chip for evolvable hardware
    Thoma, Y
    Sanchez, E
    [J]. GENETIC AND EVOLUTIONARY COMPUTATION - GECCO 2004, PT 1, PROCEEDINGS, 2004, 3102 : 816 - 827
  • [2] A Highly Parallel FPGA-based Evolvable Hardware Architecture
    Cancare, Fabio
    Castagna, Marco
    Renesto, Matteo
    Sciuto, Donatella
    [J]. PARALLEL COMPUTING: FROM MULTICORES AND GPU'S TO PETASCALE, 2010, 19 : 608 - 615
  • [3] An evolvable hardware chip for prosthetic hand controller
    Kajitani, I
    Murakawa, M
    Nishikawa, D
    Yokoi, H
    Kajihara, N
    Iwata, M
    Keymeulen, D
    Sakanashi, H
    Higuchi, T
    [J]. PROCEEDINGS OF THE SEVENTH INTERNATIONAL CONFERENCE ON MICROELECTRONICS FOR NEURAL, FUZZY AND BIO-INSPIRED SYSTEMS, MICORNEURO'99, 1999, : 179 - 186
  • [4] A Complete On-chip Evolvable Hardware Technique Based on Pareto Dominance
    Liang, Qingzhong
    Fan, Yuanyuan
    Zeng, Sanyou
    [J]. COMPUTATIONAL INTELLIGENCE AND INTELLIGENT SYSTEMS, 2012, 316 : 258 - 266
  • [5] Evolvable hardware: From on-chip circuit synthesis to evolvable space systems
    Stoica, A
    [J]. 30TH IEEE INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC, PROCEEDINGS, 2000, : 161 - 169
  • [6] On the construction of neuromolecular chip: A biologically motivated evolvable hardware
    Lin, Yo-Hsien
    Chen, Jong-Chen
    [J]. WSEAS Transactions on Circuits and Systems, 2007, 6 (01): : 80 - 86
  • [7] On the design of a malleable chip: A biologically motivated evolvable hardware
    Chen, JC
    Lin, YH
    [J]. PROCEEDINGS OF THE 2005 INTERNATIONAL CONFERENCE ON NEURAL NETWORKS AND BRAIN, VOLS 1-3, 2005, : 799 - 804
  • [8] On the design of a parallel genetic algorithm based on a modified survival method for evolvable hardware
    Kim, DS
    Kim, HS
    Lee, YS
    Chung, DJ
    [J]. COMPUTATIONAL INTELLIGENCE AND BIOINSPIRED SYSTEMS, PROCEEDINGS, 2005, 3512 : 541 - 551
  • [9] A parallel hardware evolvable computer POLYP - Extended abstract
    Tangen, U
    Schulte, L
    McCaskill, JS
    [J]. 5TH ANNUAL IEEE SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES, 1997, : 238 - 239
  • [10] Evolvable hardware chips for neural network applications
    Kajitani, I
    Murakawa, M
    Kajihara, N
    Iwata, M
    Sakanashi, H
    Higuchi, T
    [J]. ARTIFICIAL NEURAL NETS AND GENETIC ALGORITHMS, 1999, : 127 - 134