A Hierarchical Parallel Evolvable Hardware Based on Network on Chip

被引:0
|
作者
Wang, JunRong [1 ]
Wang, Dan [1 ]
Lai, JinMei [1 ]
机构
[1] Fudan Univ, State Key Lab ASIC & Syst, Shanghai 201203, Peoples R China
关键词
EHW; NoC; Dynamic Partial Reconfiguration; FPGA; Parallel Genetic Algorithm;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Evolvable Hardware (EHW) is inspired by natural evolution for the automatic design of hardware systems, based on Evolutionary Algorithm (EA). This paper proposed a novel optimization process of evolution system by utilizing a two-level hierarchical parallel algorithm and constructing EHW system into NoC infrastructure. The NoC is specially designed for high-speed reconfigurable hardware. Experimental results show that the usage of the hierarchical parallel algorithm can achieve 188.7% and 675.7% improvement in convergence speed against the global parallel one or the serial one; moreover, by using the NoC architecture, the Single Evolution Cycle Run Time can be at least two orders of magnitude faster than the state-of-the-art EHW systems when evolving the same scale of circuits.
引用
收藏
页数:6
相关论文
共 50 条
  • [41] JBits based fault tolerant framework for evolvable hardware
    Shanthi, AP
    Vijayan, B
    Rajendran, M
    Veluswami, S
    Parthasarathi, R
    [J]. ERSA'03: PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON ENGINEERING OF RECONFIGURABLE SYSTEMS AND ALGORITHMS, 2003, : 111 - 117
  • [42] An Efficient Embryonic Hardware Architecture based on Network-on-Chip
    Khalil, Kasem
    Eldash, Omar
    Dey, Bappaditya
    Kumar, Ashok
    Bayoumi, Magdy
    [J]. 2021 IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2021, : 449 - 452
  • [43] Towards Trust Hardware Deployment of Edge Computing: Mitigation of Hardware Trojans Based on Evolvable Hardware
    Li, Zeyu
    Wang, Junjie
    Huang, Zhao
    Luo, Nan
    Wang, Quan
    [J]. APPLIED SCIENCES-BASEL, 2022, 12 (13):
  • [44] A reconfigurable continuous time recurrent neural network for evolvable hardware applications
    Gallagher, JC
    Boddhu, SK
    Vigraham, S
    [J]. 2005 IEEE CONGRESS ON EVOLUTIONARY COMPUTATION, VOLS 1-3, PROCEEDINGS, 2005, : 2461 - 2468
  • [45] A reconfigurable continuous time recurrent neural network for evolvable hardware applications
    Gallagher, JC
    Boddhu, SK
    Vigraham, S
    [J]. 2005 Nasa/DoD Conference on Evolvable Hardware (EH-2005), Proceedings, 2005, : 247 - 250
  • [46] Reconfigurable Circuit Design using Evolvable Hardware Chip for Illumination Tolerant Image Enhancement
    Reddy, A. Guruva
    Prasad, M. N. Giri
    Krishna, K. Sri Rama
    [J]. 2008 IEEE INTERNATIONAL CONFERENCE ON SYSTEMS, MAN AND CYBERNETICS (SMC), VOLS 1-6, 2008, : 262 - +
  • [47] An evolvable hardware chip and its application as a multi-function prosthetic hand controller
    Kajitani, I
    Hoshino, T
    Kajihara, N
    Iwata, M
    Higuchi, T
    [J]. SIXTEENTH NATIONAL CONFERENCE ON ARTIFICIAL INTELLIGENCE (AAAI-99)/ELEVENTH INNOVATIVE APPLICATIONS OF ARTIFICIAL INTELLIGENCE (IAAI-99), 1999, : 182 - 187
  • [48] Industrial applications of evolvable hardware
    Higuchi, T
    [J]. KNOWLEDGE-BASED INTELLIGENT INFORMATION AND ENGINEERING SYSTEMS, PT 1, PROCEEDINGS, 2004, 3213 : 6 - 7
  • [49] Mutation rate for evolvable hardware
    Stomeo, E
    Kalganova, T
    Lambert, C
    [J]. ENFORMATIKA, VOL 7: IEC 2005 PROCEEDINGS, 2005, : 117 - 124
  • [50] Special issue on evolvable hardware
    Stoica, A
    [J]. SOFT COMPUTING, 2004, 8 (05) : 305 - 306