共 50 条
- [1] Low power parallel multiplier with column bypassing 2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 1638 - 1641
- [3] Low-Power Multiplier Design with Row and Column Bypassing IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2009, : 227 - 230
- [4] LOW POWER PARALLEL MULTIPLIER DESIGN USING ROW-COLUMN BYPASSING ICMEE 2009: PROCEEDINGS OF THE 2009 INTERNATIONAL CONFERENCE ON MECHANICAL AND ELECTRONICS ENGINEERING, 2010, : 225 - +
- [5] Low power multiplier with bypassing and tree strucuture 2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 602 - +
- [6] Low-Cost Low-Power Bypassing-Based Multiplier Design 2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 2338 - 2341
- [7] Low-Power Multiplier Design Using a Bypassing Technique JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2009, 57 (03): : 331 - 338
- [8] Low-Power Multiplier Design Using a Bypassing Technique Journal of Signal Processing Systems, 2009, 57 : 331 - 338
- [9] A low-power multiplier with bypassing logic and operand decomposition IMECS 2006: INTERNATIONAL MULTICONFERENCE OF ENGINEERS AND COMPUTER SCIENTISTS, 2006, : 217 - +
- [10] A Low-power Parallel Multiplier Based on Optimized-Equal-Bypassing-Technique 2013 INTERNATIONAL CONFERENCE ON INFORMATION SCIENCE AND TECHNOLOGY (ICIST), 2013, : 563 - 566