Low power multiplier designs based on improved column bypassing schemes

被引:0
|
作者
Hwang, Ying-Tsung [1 ]
Lin, Jin-Fa [2 ]
Sheu, Ming-Hwa [2 ]
Sheu, Chia-Jen [2 ]
机构
[1] Natl Chung Hsing Univ, Dept Elect Engn, Taichung 40227, Taiwan
[2] Natl Yunlin Univ Sci & Technol, Dept Elect Engn, Touliu, Yunlin, Taiwan
关键词
low power; multiplier; bypassing scheme;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we proposed two novel low power multiplier designs based on improved column bypassing schemes. The power saving comes from bypassing signals along those adder columns in the array multiplier corresponding to zero bits in the multiplicand. Spurious signal switching activities can then be eliminated when bypassing occurs. The proposed designs successfully resolve the adverse DC power consumption problem in previous research due to troublesome tri-state input buffers. Our designs also implement the bypassing logic cleverly via (CMOS)-M-2 circuitry and eliminate the costly (both circuit- and power-wise) multiplexers. The circuit overheads of the proposed designs can be as low as 10% compared with 54% in [7]. Simulations results also indicate previous work may fail to gain any power saving (and actually deteriorate power consumption) when Vdd is higher than 1.6V. Our designs, nonetheless, achieve power saving consistently in different working conditions and the best saving can be as much as 29%.
引用
收藏
页码:594 / +
页数:2
相关论文
共 50 条
  • [1] Low power parallel multiplier with column bypassing
    Wen, MC
    Wang, SJ
    Lin, YN
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 1638 - 1641
  • [2] Low-power parallel multiplier with column bypassing
    Wen, MC
    Wang, SJ
    Lin, YN
    ELECTRONICS LETTERS, 2005, 41 (10) : 581 - 583
  • [3] Low-Power Multiplier Design with Row and Column Bypassing
    Yan, Jin-Tai
    Chen, Zhi-Wei
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2009, : 227 - 230
  • [4] LOW POWER PARALLEL MULTIPLIER DESIGN USING ROW-COLUMN BYPASSING
    Iyappan, G. Iyyakutti
    Lalitha, V.
    ICMEE 2009: PROCEEDINGS OF THE 2009 INTERNATIONAL CONFERENCE ON MECHANICAL AND ELECTRONICS ENGINEERING, 2010, : 225 - +
  • [5] Low power multiplier with bypassing and tree strucuture
    Kuo, Ko-Chi
    Chou, Chi-Wen
    2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 602 - +
  • [6] Low-Cost Low-Power Bypassing-Based Multiplier Design
    Yan, Jin-Tai
    Chen, Zhi-Wei
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 2338 - 2341
  • [7] Low-Power Multiplier Design Using a Bypassing Technique
    Wang, Chua-Chin
    Sung, Gang-Neng
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2009, 57 (03): : 331 - 338
  • [8] Low-Power Multiplier Design Using a Bypassing Technique
    Chua-Chin Wang
    Gang-Neng Sung
    Journal of Signal Processing Systems, 2009, 57 : 331 - 338
  • [9] A low-power multiplier with bypassing logic and operand decomposition
    Kuo, Ko-Chi
    Chou, Chi-Wen
    IMECS 2006: INTERNATIONAL MULTICONFERENCE OF ENGINEERS AND COMPUTER SCIENTISTS, 2006, : 217 - +
  • [10] A Low-power Parallel Multiplier Based on Optimized-Equal-Bypassing-Technique
    Ding, Yanyu
    Wang, Deming
    Hu, Jianguo
    Tan, Hongzhou
    2013 INTERNATIONAL CONFERENCE ON INFORMATION SCIENCE AND TECHNOLOGY (ICIST), 2013, : 563 - 566