Comparative Analysis and Design of Harmonic Aware Low-Power Latches and Flip-Flops

被引:0
|
作者
Khan, Muhammad Imran [1 ]
Lin, Fujiang [1 ]
机构
[1] Univ Sci & Technol China, Dept Elect Sci & Technol, Hefei 230027, Peoples R China
关键词
BSIM; Transistor Models; Latch; Flip Flop;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper develops a methodology to analyze and suppress higher order switching harmonics in high frequency digital CMOS circuits. The spectrum of output signal yields the amount of harmonic content present in switching waveforms. Transistor model quality and input signal influence the harmonic content. We provide the comparative analysis among Flip flops and Latches topologies simulated on 1 GHZ frequency using both BSIM3v3 and BSIM4 transistor models. It is implied that more steeper the spectrum roll-off the lesser the contents of higher order harmonics. Furthermore, the results of comparison show significant improvement in spectrum roll-off with BSIM4 models for all topologies. Among all topologies hybrid latch flip flop comes out to be a best design with much steeper roll-off up to 130dB/decade on 65nm process node.
引用
收藏
页数:2
相关论文
共 50 条
  • [21] Storage optimization by replacing some flip-flops with latches
    Wu, TY
    Lin, YL
    EURO-DAC '96 - EUROPEAN DESIGN AUTOMATION CONFERENCE WITH EURO-VHDL '96 AND EXHIBITION, PROCEEDINGS, 1996, : 296 - 301
  • [22] New clock-gating techniques for low-power flip-flops
    Strollo, AGM
    Napoli, E
    De Caro, D
    ISLPED '00: PROCEEDINGS OF THE 2000 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2000, : 114 - 119
  • [23] LOW CLOCK-SWING TSPC FLIP-FLOPS FOR LOW-POWER APPLICATIONS
    Hu, Yingbo
    Zhou, Runde
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2009, 18 (01) : 121 - 131
  • [24] Comparative study on low-power high-performance standard-cell flip-flops
    Oskuii, ST
    Alvandpour, A
    MICROELECTRONICS: DESIGN, TECHNOLOGY, AND PACKAGING, 2004, 5274 : 390 - 398
  • [25] Testing of resistive opens in CMOS latches and flip-flops
    Champac, VH
    Zenteno, A
    García, JL
    ETS 2005:10TH IEEE EUROPEAN TEST SYMPOSIUM, PROCEEDINGS, 2005, : 34 - 40
  • [26] Design of new low-power and high-speed quaternary flip-flops based on CNTFETs
    Jafari, Majid
    Sayedsalehi, Samira
    Mirzaee, Reza Faghih
    Farazkish, Razieh
    COMPUTERS & ELECTRICAL ENGINEERING, 2024, 117
  • [27] Design of new low-power and high-speed quaternary flip-flops based on CNTFETs
    Jafari, Majid
    Sayedsalehi, Samira
    Faghih Mirzaee, Reza
    Farazkish, Razieh
    Computers and Electrical Engineering, 2024, 117
  • [28] Level converting flip-flops for high-speed and low-power applications
    Park, Hyoun Soo
    Lee, Bong Hyun
    Kim, Young Hwan
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2006, E89A (06) : 1740 - 1743
  • [29] Self-Checking Test Circuits for Latches and Flip-Flops
    Ribas, Renato P.
    Sun, Yuyang
    Reis, Andre I.
    Ivanov, Andre
    2011 IEEE 17TH INTERNATIONAL ON-LINE TESTING SYMPOSIUM (IOLTS), 2011,
  • [30] Advancing Nonvolatile Computing With Nonvolatile NCFET Latches and Flip-Flops
    Li, Xueqing
    George, Sumitha
    Ma, Kaisheng
    Tsai, Wei-Yu
    Aziz, Ahmedullah
    Sampson, John
    Gupta, Sumeet Kumar
    Chang, Meng-Fan
    Liu, Yongpan
    Datta, Suman
    Narayanan, Vijaykrishnan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2017, 64 (11) : 2907 - 2919