Comparative Analysis and Design of Harmonic Aware Low-Power Latches and Flip-Flops

被引:0
|
作者
Khan, Muhammad Imran [1 ]
Lin, Fujiang [1 ]
机构
[1] Univ Sci & Technol China, Dept Elect Sci & Technol, Hefei 230027, Peoples R China
关键词
BSIM; Transistor Models; Latch; Flip Flop;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper develops a methodology to analyze and suppress higher order switching harmonics in high frequency digital CMOS circuits. The spectrum of output signal yields the amount of harmonic content present in switching waveforms. Transistor model quality and input signal influence the harmonic content. We provide the comparative analysis among Flip flops and Latches topologies simulated on 1 GHZ frequency using both BSIM3v3 and BSIM4 transistor models. It is implied that more steeper the spectrum roll-off the lesser the contents of higher order harmonics. Furthermore, the results of comparison show significant improvement in spectrum roll-off with BSIM4 models for all topologies. Among all topologies hybrid latch flip flop comes out to be a best design with much steeper roll-off up to 130dB/decade on 65nm process node.
引用
收藏
页数:2
相关论文
共 50 条
  • [41] Bipolar ReRAM Based Non-Volatile Flip-flops for Low-Power Architectures
    Onkaraiah, Santhosh
    Reyboz, Marina
    Clermidy, Fabien
    Portal, Jean-Michel
    Bocquet, Marc
    Muller, Chritophe
    Hraziia
    Anghel, Costin
    Amara, Amara
    2012 IEEE 10TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2012, : 417 - 420
  • [42] Low-Power Methods for Fault Detection and Correction in Logic and Flip-Flops - Architectures and Limitations
    Vierhaus, Heinrich Theodor
    2019 SIGNAL PROCESSING ALGORITHMS, ARCHITECTURES, ARRANGEMENTS, AND APPLICATIONS (SPA 2019), 2019, : 12 - 12
  • [43] Design and Analysis of Metastable-Hardened and Soft-Error Tolerant High-Performance, Low-Power Flip-Flops
    Li, David
    Rennie, David
    Chuang, Pierce
    Nairn, David
    Sachdev, Manoj
    2011 12TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2011, : 583 - 590
  • [44] A low-power design method for FPGA using extra flip-flops driven by phase-shifted clock
    Katashita, Toshihiro
    Maeda, Atsushi
    Yamaguchi, Yoshinori
    ELECTRONICS AND COMMUNICATIONS IN JAPAN PART II-ELECTRONICS, 2007, 90 (08): : 35 - 44
  • [45] Efficient DFV-Aware Flip-Flops
    Yoon, Changnoh
    Cho, Youngmin
    Kim, Jinsang
    Cho, Won-Kyung
    PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), 2010, : 971 - 974
  • [46] PVT Variations in Differential Flip-Flops: A Comparative Analysis
    Alioto, Massimo
    Palumbo, Gaetano
    Consoli, Elio
    2015 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN (ECCTD), 2015, : 81 - 84
  • [47] Comparative analysis of yield optimized pulsed flip-flops
    Lanuzza, Marco
    De Rose, Raffaele
    Frustaci, Fabio
    Perri, Stefania
    Corsonello, Pasquale
    MICROELECTRONICS RELIABILITY, 2012, 52 (08) : 1679 - 1689
  • [48] A comparative analysis of dual edge triggered flip-flops
    Chung, WM
    Sachdev, M
    2000 CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, CONFERENCE PROCEEDINGS, VOLS 1 AND 2: NAVIGATING TO A NEW ERA, 2000, : 564 - 568
  • [49] Comparative analysis of ultra-low voltage flip-flops for energy efficiency
    Fu, Bo
    Ampadu, Paul
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 1173 - 1176
  • [50] Power Efficiency Evaluation of Dual Edge Triggered Flip-Flops - A Comparative Analysis
    Murugesan, Parthiban
    Rajeev, Sreenidhi Prabha
    2024 7TH INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS, ICDCS 2024, 2024, : 112 - 116