Comparative Analysis and Design of Harmonic Aware Low-Power Latches and Flip-Flops

被引:0
|
作者
Khan, Muhammad Imran [1 ]
Lin, Fujiang [1 ]
机构
[1] Univ Sci & Technol China, Dept Elect Sci & Technol, Hefei 230027, Peoples R China
关键词
BSIM; Transistor Models; Latch; Flip Flop;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper develops a methodology to analyze and suppress higher order switching harmonics in high frequency digital CMOS circuits. The spectrum of output signal yields the amount of harmonic content present in switching waveforms. Transistor model quality and input signal influence the harmonic content. We provide the comparative analysis among Flip flops and Latches topologies simulated on 1 GHZ frequency using both BSIM3v3 and BSIM4 transistor models. It is implied that more steeper the spectrum roll-off the lesser the contents of higher order harmonics. Furthermore, the results of comparison show significant improvement in spectrum roll-off with BSIM4 models for all topologies. Among all topologies hybrid latch flip flop comes out to be a best design with much steeper roll-off up to 130dB/decade on 65nm process node.
引用
收藏
页数:2
相关论文
共 50 条
  • [31] Allocation of Multi-bit Flip-Flops Targeting Low-Power Chips
    Kim, Jinmyoung
    Kim, Taewhan
    2023 20TH INTERNATIONAL SOC DESIGN CONFERENCE, ISOCC, 2023, : 121 - 122
  • [32] Low power design using double edge triggered flip-flops
    Hossain, Razak
    Wronski, Leszek D.
    Albicki, Alexander
    IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 1994, 2 (02) : 261 - 264
  • [33] Timing optimization methodology based on replacing flip-flops by latches
    Yoshikawa, K
    Kanamaru, K
    Hagihara, Y
    Inui, S
    Nakamura, Y
    Yoshimura, T
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2004, E87A (12) : 3151 - 3158
  • [34] Dual Edge Triggered Flip-Flops for Noise Aware Design
    Miura, Yukiya
    2011 16TH IEEE EUROPEAN TEST SYMPOSIUM (ETS), 2011, : 217 - 217
  • [35] Altering transistor positions: impact on the performance and power dissipation of dynamic latches and flip-flops
    Mishra, SM
    Rofail, SS
    Yeo, KS
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 1999, 146 (05): : 279 - 284
  • [36] Design-for-test techniques for opens in undetected branches in CMOS latches and flip-flops
    Ramirez, Antonio Zenteno
    Espinosa, Guillermo
    Champac, Victor
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (05) : 572 - 577
  • [37] Low-Power Flip-Flops Operating in Low Voltages and Their Performance Variations Considering Process Deviations
    Yang, Xiong
    Zhu, Haotian
    Hu, Jianping
    2017 IEEE 17TH INTERNATIONAL CONFERENCE ON NANOTECHNOLOGY (IEEE-NANO), 2017, : 1043 - 1046
  • [38] Conditional techniques for low power consumption flip-flops
    Nedovic, N
    Aleksic, M
    Oklobdzija, VG
    ICECS 2001: 8TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-III, CONFERENCE PROCEEDINGS, 2001, : 803 - 806
  • [39] Conditional data mapping flip-flops for low-power and high-performance systems
    Teh, Chen Kong
    Hamada, Mototsugu
    Fujita, Tetsuya
    Hara, Hiroyuki
    Ikumi, Nobuyuki
    Oowaki, Yukihito
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2006, 14 (12) : 1379 - 1383
  • [40] Variable sampling window flip-flops for low-power high-speed VLSI
    Shin, SD
    Kong, BS
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2005, 152 (03): : 266 - 271