Drop Failure Modes of A Wafer-Level Chip-Scale Packaging

被引:0
|
作者
Huang, Mingliang [1 ]
Liu, Shuang [1 ]
Zhao, Ning [1 ]
Long, Haohui
Li, Jianhui [2 ]
Hong, Weiqiang [2 ]
机构
[1] Dalian Univ Technol, Sch Mat Sci & Engn, Dalian 116024, Peoples R China
[2] Huwaei Technol Co Ltd, Shenzhen, Peoples R China
基金
中国国家自然科学基金;
关键词
Sn-3Ag-0.5Cu solder joint; board-level drop reliability; failure mode; wafer-level chip-scale packaging (WLCSP); intermetallic compound (IMC); AG-CONTENT;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The present work evaluated the board level reliability of a kind of wafer-level chip-scale packaging (WLCSP). Drop impact tests were conducted to evaluate the lifetime and failure mode of the components before and after thermal cycles from -55 to 125 degrees C (50, 100, 150 temperature cycles) and high temperature (125 degrees C) storage (50 h, 100 h, 150 h). Under the peak acceleration of 1500 g and pulse duration of 0.5 ms, no failures were found in all of the components experienced thermal treatments after 300 drops. For the components without thermal treatments, cracks generated after 5000 drops under the shock condition with the peak acceleration of 2900 g and the pulse duration of 0.3 ms. Three kinds of failure modes were observed. The first was resin crack that generated between Cu pad and PCB; the second was internal cracks in the solder joints which generated near the IMC layer on the component side; and the third one was fracture of the Cu pad near the component. Among the above three failure modes, resin cracks most likely occurred during drop tests. The solder joints in the first row that closed to the center of PCB were checked after drop tests. Resin cracks were generally emerged at the two corners of the components. The internal cracks of solder joints tended to occur in the third solder joints, due to the resin cracks in the first and second joints released the impact energy. The cracks in Redistribution Layer (RDL) and fracture of Cu pad near the component least happened and always coexisted with the other two kinds of cracks. From the perspective of locations of components, cracks more easily generated in the components near the edge of PCB.
引用
收藏
页码:1094 / +
页数:2
相关论文
共 50 条
  • [31] Improvement of Thermo-Mechanical Reliability of Wafer-Level Chip Scale Packaging
    Shi, Lei
    Chen, Lin
    Zhang, David Wei
    Liu, Evan
    Liu, Qiang
    Chen, Ching-I
    JOURNAL OF ELECTRONIC PACKAGING, 2018, 140 (01)
  • [32] On-chip high-Q inductor using wafer-level chip-scale package technology
    Yang, Hsueh-An
    Wang, Chen-Chao
    Zheng, Po-Jen
    Wang, Wei-Chung
    2007 INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE, PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 173 - 176
  • [33] Materials challenges for wafer-level flip chip packaging
    Ma, BD
    Tong, QK
    Zhang, E
    Kong, SH
    Savoca, A
    50TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE - 2000 PROCEEDINGS, 2000, : 170 - 174
  • [34] Wafer-level packaging
    Van Driel, Willem Dirk
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2007, 30 (03): : 358 - 358
  • [35] Wafer-level chip-scale package lead-free solder fatigue: A critical review
    Arriola, Emmanuel R.
    Ubando, Aristotle T.
    Gonzaga, Jeremias A.
    Lee, Chang-Chun
    ENGINEERING FAILURE ANALYSIS, 2023, 144
  • [36] Redistribution Layer Routing for Integrated Fan-Out Wafer-Level Chip-Scale Packages
    Lin, Bo-Qiao
    Lin, Ting-Chou
    Chang, Yao-Wen
    2016 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2016,
  • [37] How buffer layers can provide stress management for wafer-level chip-scale packages
    Kunselman, M
    Larson, L
    Alger, J
    Ranjan, M
    Zafiropoulo, S
    SOLID STATE TECHNOLOGY, 2004, 47 (08) : 53 - +
  • [38] On-chip high-Q variable inductor using wafer-level chip-scale package technology
    Okada, Kenichi
    Sugawara, Hirotaka
    Ito, Hiroyuki
    Itoi, Kazuhisa
    Sato, Masakazu
    Abe, Hiroshi
    Ito, Tatsuya
    Masu, Kazuya
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2006, 53 (09) : 2401 - 2406
  • [39] Wafer-level integration of micro heaters on an alkali vapor cell for chip-scale atomic magnetometers
    Li, Guoliang
    Shang, Jintang
    Zhang, Jin
    Ji, Yu
    2018 19TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2018, : 1564 - 1567
  • [40] Topological and Functional Partitioning in EM Analysis: Application to Wafer-Level Chip-Scale Harmonic Filters
    Wane, Sidina
    Rautio, James C.
    Muehlhaus, Volker
    2009 IEEE/MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM, VOLS 1-3, 2009, : 1621 - +