Improvement of Thermo-Mechanical Reliability of Wafer-Level Chip Scale Packaging

被引:6
|
作者
Shi, Lei [1 ]
Chen, Lin [1 ]
Zhang, David Wei [1 ]
Liu, Evan [2 ]
Liu, Qiang [2 ,3 ]
Chen, Ching-I [4 ]
机构
[1] Fudan Univ, Sch Microelect, State Key Lab ASIC & Syst, Shanghai 200433, Peoples R China
[2] Tongfu Microelect Co LTD, Nantong 226006, Jiangsu, Peoples R China
[3] Tianjin Univ, Sch Microelect, Tianjin 300072, Peoples R China
[4] Chung Hua Univ, Mech Engn, Hsinchu 30012, Taiwan
关键词
SOLDER JOINTS; LOW-COST; DESIGN; HEIGHT; WLCSP;
D O I
10.1115/1.4038245
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Due to low cost and good electrical performance, wafer-level chip scale packaging (WLCSP) has gained more attention in both industry and academia. However, because the coefficient of thermal expansion (CTE) mismatches between silicon and organic printed circuit board (PCB), WLCSP technology still faces reliability challenges, such as the solder joint fragile life issue. In this paper, a new WLCSP design (WLCSP-PN) is proposed, based on the structure of WLCSP with Cu posts (WLCSP-P), to release the stress on the solder joints. In the new design, there is a space between the Cu post and the polymer which permits NiSn coating on the post sidewall. The overcoating enhances the solder-post interface where cracks were initiated and enlarges the intermetallic compounds (IMC) joint area to enhance the adhesion strength. Design of experiment (DOE) with the Taguchi method is adopted to obtain the sensitivity information of design parameters of the new design by the three-dimensional (3D) finite element model (FEM), leading to the optimized configuration. The finite element analysis results demonstrate that compared to WLCSP-P, the proposed WLCSP-PN reduces the package displacement, equivalent stress, and plastic strain energy density and thus improves the fatigue life of solder joints.
引用
收藏
页数:9
相关论文
共 50 条
  • [1] Optimization of Solder Height and Shape to Improve the Thermo-mechanical Reliability of Wafer-Level Chip Scale Packages
    Yang, Su-Chun
    Wu, Chung-Jung
    Shih, Da-Yuan
    Tung, Chih-Hang
    Wei, Cheng-Chang
    Hsiao, Yi-Li
    Huang, Ying-Jui
    Yu, Douglas Chen-Hua
    [J]. 2013 IEEE 63RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2013, : 1210 - 1218
  • [2] Wafer Level Chip Scale Packaging: Thermo-mechanical failure modes, Challenges & Guidelines
    Gallois-Garreignot, Sebastien
    Fiori, Vincent
    Provent, Gil
    Gonella, Roberto
    [J]. 2016 17TH INTERNATIONAL CONFERENCE ON THERMAL, MECHANICAL AND MULTI-PHYSICS SIMULATION AND EXPERIMENTS IN MICROELECTRONICS AND MICROSYSTEMS (EUROSIME), 2016,
  • [3] Design and optimization of thermo-mechanical reliability in wafer level packaging
    Fan, X. J.
    Varia, B.
    Han, Q.
    [J]. MICROELECTRONICS RELIABILITY, 2010, 50 (04) : 536 - 546
  • [4] Multifunctional Coatings for Wafer-Level Chip Scale Packaging
    Stapleton, Russell
    zoba, Dave
    Brannen, Candice
    Hough, Paul
    [J]. 2009 EUROPEAN MICROELECTRONICS AND PACKAGING CONFERENCE (EMPC 2009), VOLS 1 AND 2, 2009, : 69 - +
  • [5] Thermo-mechanical analysis of chip scale packaging
    Vyasa, K
    Paragasam, R
    Mustain, HA
    Seetharamu, KN
    Hassan, AY
    Jayaram, C
    [J]. 1999 INTERNATIONAL SYMPOSIUM ON MICROELECTRONICS, PROCEEDINGS, 1999, 3906 : 705 - 710
  • [6] Effect of UBM and BCB Layers on the Thermo-Mechanical Reliability of Wafer Level Chip Scale Package (WLCSP)
    Chan, Y. S.
    Lee, S. W. Ricky
    Song, F.
    Lo, C. C. Jeffery
    Jiang, T.
    [J]. IMPACT: 2009 4TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE, 2009, : 361 - 364
  • [7] Micro to macro thermo-mechanical simulation of wafer level packaging
    Yuan, CA
    Chiang, KN
    [J]. JOURNAL OF ELECTRONIC PACKAGING, 2003, 125 (04) : 576 - 581
  • [8] Thermo-Mechanical Analysis of a Wafer Level Packaging by Induction Heating
    Liu, Wenming
    Chen, Mingxiang
    Xi, Yanyan
    Lin, Changyong
    Liu, Sheng
    [J]. 2008 INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY & HIGH DENSITY PACKAGING, VOLS 1 AND 2, 2008, : 152 - 156
  • [9] Wafer-level chip scale packaging: Benefits for integrated passive devices
    Clearfield, HM
    Young, JL
    Wijeyesekera, SD
    Logan, EA
    [J]. IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2000, 23 (02): : 247 - 251
  • [10] Drop Failure Modes of A Wafer-Level Chip-Scale Packaging
    Huang, Mingliang
    Liu, Shuang
    Zhao, Ning
    Long, Haohui
    Li, Jianhui
    Hong, Weiqiang
    [J]. 2013 14TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2013, : 1094 - +