Drop Failure Modes of A Wafer-Level Chip-Scale Packaging

被引:0
|
作者
Huang, Mingliang [1 ]
Liu, Shuang [1 ]
Zhao, Ning [1 ]
Long, Haohui
Li, Jianhui [2 ]
Hong, Weiqiang [2 ]
机构
[1] Dalian Univ Technol, Sch Mat Sci & Engn, Dalian 116024, Peoples R China
[2] Huwaei Technol Co Ltd, Shenzhen, Peoples R China
基金
中国国家自然科学基金;
关键词
Sn-3Ag-0.5Cu solder joint; board-level drop reliability; failure mode; wafer-level chip-scale packaging (WLCSP); intermetallic compound (IMC); AG-CONTENT;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The present work evaluated the board level reliability of a kind of wafer-level chip-scale packaging (WLCSP). Drop impact tests were conducted to evaluate the lifetime and failure mode of the components before and after thermal cycles from -55 to 125 degrees C (50, 100, 150 temperature cycles) and high temperature (125 degrees C) storage (50 h, 100 h, 150 h). Under the peak acceleration of 1500 g and pulse duration of 0.5 ms, no failures were found in all of the components experienced thermal treatments after 300 drops. For the components without thermal treatments, cracks generated after 5000 drops under the shock condition with the peak acceleration of 2900 g and the pulse duration of 0.3 ms. Three kinds of failure modes were observed. The first was resin crack that generated between Cu pad and PCB; the second was internal cracks in the solder joints which generated near the IMC layer on the component side; and the third one was fracture of the Cu pad near the component. Among the above three failure modes, resin cracks most likely occurred during drop tests. The solder joints in the first row that closed to the center of PCB were checked after drop tests. Resin cracks were generally emerged at the two corners of the components. The internal cracks of solder joints tended to occur in the third solder joints, due to the resin cracks in the first and second joints released the impact energy. The cracks in Redistribution Layer (RDL) and fracture of Cu pad near the component least happened and always coexisted with the other two kinds of cracks. From the perspective of locations of components, cracks more easily generated in the components near the edge of PCB.
引用
收藏
页码:1094 / +
页数:2
相关论文
共 50 条
  • [1] Wafer-level Optical Packaging for Chip-scale Atomic Magnetometers
    Gan, Qi
    Wu, Lei
    Ji, Yu
    Shang, Jintang
    2015 16TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, 2015,
  • [2] Investigations of board-level drop reliability of wafer-level chip-scale packages
    Lai, Yi-Shao
    Yeh, Chang-Lin
    Wang, Ching-Chun
    JOURNAL OF ELECTRONIC PACKAGING, 2007, 129 (01) : 105 - 108
  • [3] Wafer-level chip-scale packaging for low-end RF products
    Bartek, M
    Zilber, B
    Teomin, D
    Polyakov, A
    Sinaga, S
    Mendes, PM
    Burghartz, JN
    2004 Topical Meeting on Silicon Monolithic Integrated Circuits in RF Systems, Digest of Papers, 2004, : 41 - 44
  • [4] Microstrip silicon-MEMS package for wafer-level chip-scale microwave packaging
    Lee, H.-Y. (hylee@ajou.ac.kr), 1600, Japan Society of Applied Physics (42):
  • [5] Microstrip silicon-MEMS package for wafer-level chip-scale microwave packaging
    Lee, HY
    Kwon, YS
    Song, YT
    Park, JY
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 2003, 42 (9A): : 5531 - 5535
  • [6] Ball impact responses and failure analysis of wafer-level chip-scale packages
    Lai, Yi-Shao
    Yeh, Chang-Lin
    Chang, Hsiao-Chuan
    Kao, Chin-Li
    EPTC 2006: 8TH ELECTRONIC PACKAGING TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2006, : 179 - 184
  • [7] Structural design optimization for board-level drop reliability of wafer-level chip-scale packages
    Tsai, Tsung-Yueh
    Lai, Yi-Shao
    Yeh, Chang-Lin
    Chen, Rong-Sheng
    MICROELECTRONICS RELIABILITY, 2008, 48 (05) : 757 - 762
  • [8] Cyclic bending reliability of wafer-level chip-scale packages
    Lai, Yi-Shao
    Wang, Tong Hong
    Tsai, Han-Hui
    Jen, Ming-Hwa R.
    MICROELECTRONICS RELIABILITY, 2007, 47 (01) : 111 - 117
  • [9] Multifunctional Coatings for Wafer-Level Chip Scale Packaging
    Stapleton, Russell
    zoba, Dave
    Brannen, Candice
    Hough, Paul
    2009 EUROPEAN MICROELECTRONICS AND PACKAGING CONFERENCE (EMPC 2009), VOLS 1 AND 2, 2009, : 69 - +
  • [10] Ball impact responses of wafer-level chip-scale packages
    Lai, Yi-Shao
    Chang, Hsiao-Chuan
    Yeh, Chang-Lin
    2006 INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY CONFERENCE TAIWAN (IMPACT), PROCEEDINGS, 2006, : 127 - +