Drop Failure Modes of A Wafer-Level Chip-Scale Packaging

被引:0
|
作者
Huang, Mingliang [1 ]
Liu, Shuang [1 ]
Zhao, Ning [1 ]
Long, Haohui
Li, Jianhui [2 ]
Hong, Weiqiang [2 ]
机构
[1] Dalian Univ Technol, Sch Mat Sci & Engn, Dalian 116024, Peoples R China
[2] Huwaei Technol Co Ltd, Shenzhen, Peoples R China
基金
中国国家自然科学基金;
关键词
Sn-3Ag-0.5Cu solder joint; board-level drop reliability; failure mode; wafer-level chip-scale packaging (WLCSP); intermetallic compound (IMC); AG-CONTENT;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The present work evaluated the board level reliability of a kind of wafer-level chip-scale packaging (WLCSP). Drop impact tests were conducted to evaluate the lifetime and failure mode of the components before and after thermal cycles from -55 to 125 degrees C (50, 100, 150 temperature cycles) and high temperature (125 degrees C) storage (50 h, 100 h, 150 h). Under the peak acceleration of 1500 g and pulse duration of 0.5 ms, no failures were found in all of the components experienced thermal treatments after 300 drops. For the components without thermal treatments, cracks generated after 5000 drops under the shock condition with the peak acceleration of 2900 g and the pulse duration of 0.3 ms. Three kinds of failure modes were observed. The first was resin crack that generated between Cu pad and PCB; the second was internal cracks in the solder joints which generated near the IMC layer on the component side; and the third one was fracture of the Cu pad near the component. Among the above three failure modes, resin cracks most likely occurred during drop tests. The solder joints in the first row that closed to the center of PCB were checked after drop tests. Resin cracks were generally emerged at the two corners of the components. The internal cracks of solder joints tended to occur in the third solder joints, due to the resin cracks in the first and second joints released the impact energy. The cracks in Redistribution Layer (RDL) and fracture of Cu pad near the component least happened and always coexisted with the other two kinds of cracks. From the perspective of locations of components, cracks more easily generated in the components near the edge of PCB.
引用
收藏
页码:1094 / +
页数:2
相关论文
共 50 条
  • [21] Wafer-level chip scale packaging: Benefits for integrated passive devices
    Clearfield, HM
    Young, JL
    Wijeyesekera, SD
    Logan, EA
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2000, 23 (02): : 247 - 251
  • [22] Effect of Parametric Randomness on Reliability Analysis of Wafer-Level Chip-Scale Packages
    Wu, Wen-Fang
    Hsu, Teng-Kai
    Su, Chih-Yen
    Chen, Yao-Chung
    Hsu, Yao
    2008 EMAP CONFERENCE PROCEEDINGS, 2008, : 297 - +
  • [23] Laser-assisted selective bonding for wafer-level & chip-scale vacuum packaging of MEMS and related micro systems
    Yi, T
    Malshe, AP
    Brown, WD
    2002 INTERNATIONAL SYMPOSIUM ON MICROELECTRONICS, PROCEEDINGS, 2002, 4931 : 93 - 98
  • [24] Wafer level chip-scale packaging: Evolving to meet a growing application space
    Kunesh, R.F. (bob.kunesh@amkor.com), 1600, IMAPS-International Microelectronics and Packaging Society (40):
  • [25] Through-substrate trenches for RF isolation in wafer-level chip-scale package
    Sinaga, SM
    Polyakov, A
    Bartek, M
    Burghartz, JN
    6TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, PROCEEDINGS (EPTC 2004), 2004, : 13 - 17
  • [26] Wafer-level chip-scale package favors small-form-factor ASICS
    Allan, Roger
    Electronic Design, 2004, 52 (09)
  • [27] Processability and electrical characteristics of glass substrates for RF wafer-level chip-scale packages
    Polyakov, A
    Mendes, PM
    Sinaga, SM
    Bartek, M
    Rejaei, B
    Correia, JH
    Burghartz, JN
    53RD ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2003 PROCEEDINGS, 2003, : 875 - 880
  • [28] Chip-scale packaging of a gyroscope using wafer bonding
    Sparks, D
    Slaughter, D
    Beni, R
    Jordan, L
    Chia, M
    Rich, D
    Johnson, J
    Vas, T
    SENSORS AND MATERIALS, 1999, 11 (04) : 197 - 207
  • [29] On-chip isolation in wafer-level chip-scale packages: Substrate thinning and circuit partitioning by trenches
    Sinaga, SM
    Polyakov, A
    Bartek, M
    Burghartz, JN
    2003 INTERNATIONAL SYMPOSIUM ON MICROELECTRONICS, 2003, 5288 : 768 - 773
  • [30] Wafer Level Chip Scale Packaging: Thermo-mechanical failure modes, Challenges & Guidelines
    Gallois-Garreignot, Sebastien
    Fiori, Vincent
    Provent, Gil
    Gonella, Roberto
    2016 17TH INTERNATIONAL CONFERENCE ON THERMAL, MECHANICAL AND MULTI-PHYSICS SIMULATION AND EXPERIMENTS IN MICROELECTRONICS AND MICROSYSTEMS (EUROSIME), 2016,