Improvement of Thermo-Mechanical Reliability of Wafer-Level Chip Scale Packaging

被引:6
|
作者
Shi, Lei [1 ]
Chen, Lin [1 ]
Zhang, David Wei [1 ]
Liu, Evan [2 ]
Liu, Qiang [2 ,3 ]
Chen, Ching-I [4 ]
机构
[1] Fudan Univ, Sch Microelect, State Key Lab ASIC & Syst, Shanghai 200433, Peoples R China
[2] Tongfu Microelect Co LTD, Nantong 226006, Jiangsu, Peoples R China
[3] Tianjin Univ, Sch Microelect, Tianjin 300072, Peoples R China
[4] Chung Hua Univ, Mech Engn, Hsinchu 30012, Taiwan
关键词
SOLDER JOINTS; LOW-COST; DESIGN; HEIGHT; WLCSP;
D O I
10.1115/1.4038245
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Due to low cost and good electrical performance, wafer-level chip scale packaging (WLCSP) has gained more attention in both industry and academia. However, because the coefficient of thermal expansion (CTE) mismatches between silicon and organic printed circuit board (PCB), WLCSP technology still faces reliability challenges, such as the solder joint fragile life issue. In this paper, a new WLCSP design (WLCSP-PN) is proposed, based on the structure of WLCSP with Cu posts (WLCSP-P), to release the stress on the solder joints. In the new design, there is a space between the Cu post and the polymer which permits NiSn coating on the post sidewall. The overcoating enhances the solder-post interface where cracks were initiated and enlarges the intermetallic compounds (IMC) joint area to enhance the adhesion strength. Design of experiment (DOE) with the Taguchi method is adopted to obtain the sensitivity information of design parameters of the new design by the three-dimensional (3D) finite element model (FEM), leading to the optimized configuration. The finite element analysis results demonstrate that compared to WLCSP-P, the proposed WLCSP-PN reduces the package displacement, equivalent stress, and plastic strain energy density and thus improves the fatigue life of solder joints.
引用
收藏
页数:9
相关论文
共 50 条
  • [41] Wafer-level processing cuts chip-stole packaging cost
    Morrison, D
    [J]. ELECTRONIC DESIGN, 1999, 47 (21) : 29 - 29
  • [42] Embedded chip build-up in a wafer-level packaging environment
    Bauer, C. E.
    Neuhaus, H. J.
    [J]. 57TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2007 PROCEEDINGS, 2007, : 1308 - +
  • [43] Silicon Based Wafer-level Packaging for Flip-chip LEDs
    Chen, Dong
    Zhang, Li
    Chen, Haijie
    Tan, K. H.
    Lai, C. M.
    [J]. 2015 16TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, 2015,
  • [44] Reliability evaluation and structure design optimization of Wafer Level Chip Scale Packaging (WLCSP)
    Gao, Shan
    Hong, Jupyo
    Kim, Jinsu
    Kim, Jingu
    Choi, Seogmoon
    Yi, Sung
    [J]. ESTC 2008: 2ND ELECTRONICS SYSTEM-INTEGRATION TECHNOLOGY CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2008, : 701 - 705
  • [45] Reliability of Wafer Level Chip Scale Packages
    Rongen, R.
    Roucou, R.
    vd Wel, P. J.
    Voogt, F.
    Swartjes, F.
    Weide-Zaage, K.
    [J]. MICROELECTRONICS RELIABILITY, 2014, 54 (9-10) : 1988 - 1994
  • [46] Reliability Modeling of Lead-Free Solder Joints in Wafer-Level Chip Scale Packages
    Zhao, Jie-Hua
    Gupta, Vikas
    Lohia, Alok
    Edwards, Darvin
    [J]. JOURNAL OF ELECTRONIC PACKAGING, 2010, 132 (01) : 0110051 - 0110056
  • [47] WAFER-LEVEL CHIP SCALE FLEXIBLE WIRELESS MICROSYSTEM FABRICATION
    Chao, Tzu-Yuan
    Cheng, Y. T.
    [J]. 2011 IEEE 24TH INTERNATIONAL CONFERENCE ON MICRO ELECTRO MECHANICAL SYSTEMS (MEMS), 2011, : 344 - 347
  • [48] Wafer-Level Chip Scale MEMS Oscillator for Wireless Applications
    Kuypers, J. H.
    Zolfagharkhani, G.
    Gaidarzhy, A.
    Thalmayr, F.
    Sparks, A.
    Chen, D. M.
    Rebel, R.
    Newman, B.
    Asmani, M.
    Badillo, D.
    Schoepf, K. J.
    [J]. 2012 IEEE INTERNATIONAL FREQUENCY CONTROL SYMPOSIUM (FCS), 2012,
  • [49] Innovative Solution for Analyzing Wafer-Level Chip Scale Package
    Jimenez, Benedict
    Lupena, Francis Nikolai
    [J]. 2017 IEEE 24TH INTERNATIONAL SYMPOSIUM ON THE PHYSICAL AND FAILURE ANALYSIS OF INTEGRATED CIRCUITS (IPFA), 2017,
  • [50] Process optimization of lead-free wafer-level underfill material used in chip scale packaging
    Liu, YY
    Dutt, G
    Xiao, A
    Chaware, R
    Francis, M
    [J]. 2005 10th International Symposium on Advanced Packaging Materials: Processes, Properties and Interfaces, 2005, : 293 - 297