Sub-Sampling PLL Techniques

被引:0
|
作者
Gao, Xiang [1 ]
Klumperink, Eric [2 ]
Nauta, Bram [2 ]
机构
[1] Marvell, Santa Clara, CA USA
[2] Univ Twente, POB 217, NL-7500 AE Enschede, Netherlands
关键词
Clock generation; clock multiplier; frequency multiplication; frequency synthesizer; phase locked loop; low jitter; low phase noise; low power; sub-sampling phase detector; sub-sampling PLL; PLL FOM; LOCKED LOOP; PHASE; NOISE; DETECTOR; SPUR;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In a classical PLL, the phase detector (PD) and charge pump (CP) noise is multiplied by N-2, when referred to the VCO output, due to the divide-by-N in the feedback path. It often dominates the in-hand phase noise and limits the achievable PLL jitter.power Figure-Of-Merit (FOM). A sub sampling PLL uses a PD that sub-samples the high frequency VCO output with the reference clock. The PD and CP noise in this PLL is shown to be not multiplied by N-2, and greatly attenuated by the high phase detection gain, leading to lower in-band phase noise and better PLL FOM. This article reviews the development of the PLL FOM, the sub-sampling PLL techniques and their applications in recent PLL architectures.
引用
收藏
页数:8
相关论文
共 50 条
  • [1] A Low-Jitter Sub-Sampling PLL With a Sub-Sampling DLL
    Qian, Yuan Cheng
    Chao, Yen Yu
    Liu, Shen Iuan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2022, 69 (02) : 269 - 273
  • [2] Sub-Sampling PLL For Millimeter Wave Applications: An Overview
    Gao, Xiang
    2019 IEEE MTT-S INTERNATIONAL MICROWAVE CONFERENCE ON HARDWARE AND SYSTEMS FOR 5G AND BEYOND (IMC-5G), 2019,
  • [3] A Quadrature Sub-Sampling Phase Detector for Fast-Relocked Sub-Sampling PLL Under External Interference
    Geng, Xinlin
    Xie, Qian
    Wang, Zheng
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2021, 68 (01) : 87 - 91
  • [4] A Charge Pump Current Mismatch Compensation Design for Sub-Sampling PLL
    Wang, Hao
    Momeni, Omeed
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2021, 68 (06) : 1852 - 1856
  • [5] Discrete Time Analysis of Phase Detector Linear Range Extension in Sub-Sampling PLL
    Kostak, Duygu
    Leblebici, Yusuf
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [6] Analysis and Design of a Sub-Sampling PLL of Low Phase Noise and Low Reference Spur
    Xu, Hao
    Ji, Shujiang
    Wang, Yizhuo
    Lin, Xinyi
    Min, Hao
    Yan, Na
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2024, 71 (08) : 3597 - 3607
  • [7] A 9.6 mW Low-Noise Millimeter-Wave Sub-Sampling PLL with a Divider-less Sub-Sampling Lock Detector in 65 nm CMOS
    Wang, Hao
    Momeni, Omeed
    2019 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM (RFIC), 2019, : 171 - 174
  • [8] Robust Inference by Sub-sampling
    Nasreen Nawaz
    Journal of Quantitative Economics, 2020, 18 : 657 - 681
  • [9] A 60-GHz Sub-Sampling PLL Using A Dual-Step-Mixing ILFD
    Siriburanon, Teerachot
    Ueno, Tomohiro
    Kimura, Kento
    Kondo, Satoshi
    Deng, Wei
    Okada, Kenichi
    Matsuzawa, Akira
    2014 ASIA-PACIFIC MICROWAVE CONFERENCE (APMC), 2014, : 708 - 710
  • [10] Robust Inference by Sub-sampling
    Nawaz, Nasreen
    JOURNAL OF QUANTITATIVE ECONOMICS, 2020, 18 (03) : 657 - 681