Sub-Sampling PLL Techniques

被引:0
|
作者
Gao, Xiang [1 ]
Klumperink, Eric [2 ]
Nauta, Bram [2 ]
机构
[1] Marvell, Santa Clara, CA USA
[2] Univ Twente, POB 217, NL-7500 AE Enschede, Netherlands
关键词
Clock generation; clock multiplier; frequency multiplication; frequency synthesizer; phase locked loop; low jitter; low phase noise; low power; sub-sampling phase detector; sub-sampling PLL; PLL FOM; LOCKED LOOP; PHASE; NOISE; DETECTOR; SPUR;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In a classical PLL, the phase detector (PD) and charge pump (CP) noise is multiplied by N-2, when referred to the VCO output, due to the divide-by-N in the feedback path. It often dominates the in-hand phase noise and limits the achievable PLL jitter.power Figure-Of-Merit (FOM). A sub sampling PLL uses a PD that sub-samples the high frequency VCO output with the reference clock. The PD and CP noise in this PLL is shown to be not multiplied by N-2, and greatly attenuated by the high phase detection gain, leading to lower in-band phase noise and better PLL FOM. This article reviews the development of the PLL FOM, the sub-sampling PLL techniques and their applications in recent PLL architectures.
引用
收藏
页数:8
相关论文
共 50 条
  • [21] A 42 mW 200 fs-Jitter 60 GHz Sub-Sampling PLL in 40 nm CMOS
    Szortyka, Viki
    Shi, Qixian
    Raczkowski, Kuba
    Parvais, Bertrand
    Kuijk, Maarten
    Wambacq, Piet
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2015, 50 (09) : 2025 - 2036
  • [22] A 0.52-V 5.7-GHz Low Noise Sub-Sampling PLL with Dynamic Threshold MOSFET
    Ikeda, Sho
    Lee, Sang Yeop
    Ito, Hiroyuki
    Ishihara, Noboru
    Masu, Kazuya
    2014 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2014, : 365 - 368
  • [23] A Compact 20-24-GHz Sub-Sampling PLL With Charge-Domain Bandwidth Control Scheme
    Wang, Li
    Liu, Zilu
    Ma, Ruitao
    Yue, C. Patrick
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2025, 60 (03) : 768 - 784
  • [24] A Ring-Oscillator Sub-Sampling PLL With Hybrid Loop Using Generator-Based Design Flow
    Wang, Zhongkai
    Choi, Minsoo
    Wright, John
    Lee, Kyoungtae
    Liu, Zhaokai
    Yin, Bozhi
    Han, Jaeduk
    Du, Sijun
    Alon, Elad
    2022 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 22), 2022, : 2881 - 2885
  • [25] A 2.1-GHz Third-Order Cascaded PLL With Sub-Sampling DLL and Clock-Skew-Sampling Phase Detector
    Huang, Zhiqiang
    Jiang, Bingwei
    Luong, Howard C.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2018, 65 (07) : 2118 - 2126
  • [26] The Effect of Sub-sampling on Hyperspectral Dimension Reduction
    Kozal, A.Ö. (omer.kozal@tubitak.gov.tr), 2013, Springer Verlag (210):
  • [27] Comparison of large networks with sub-sampling strategies
    Ali, Waqar
    Wegner, Anatol E.
    Gaunt, Robert E.
    Deane, Charlotte M.
    Reinert, Gesine
    SCIENTIFIC REPORTS, 2016, 6
  • [28] A 58.3-to-65.4 GHz 34.2 mW Sub-Harmonically Injection-Locked PLL with a Sub-Sampling Phase Detection
    Siriburanon, Teerachot
    Ueno, Tomohiro
    Kimura, Kento
    Kondo, Satoshi
    Deng, Wei
    Okada, Kenichi
    Matsuzawa, Akira
    2015 20TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2015, : 42 - 43
  • [29] When is sub-sampling in RGB displays practical?
    Miller, Michael E.
    Arnold, Andrew D.
    Tutt, Lee
    2007 SID INTERNATIONAL SYMPOSIUM, DIGEST OF TECHNICAL PAPERS, VOL XXXVIII, BOOKS I AND II, 2007, 38 : 1146 - 1149
  • [30] Estimating joint preference: A sub-sampling approach
    Arora, Neeraj
    INTERNATIONAL JOURNAL OF RESEARCH IN MARKETING, 2006, 23 (04) : 409 - 418