Generalized multiplying D/A converter stages for low-power pipelined A/D converters

被引:0
|
作者
Isa, Erkan Nevzat [1 ]
Morche, Dominique [1 ]
Dehollain, Catherine [2 ]
机构
[1] CEA, LETI, MINATEC, 17 Rue Martyrs, F-38054 Grenoble, France
[2] Ecole Polytech Fed Lausanne, Fac STI, Inst Elect Engn, Lausanne, Switzerland
来源
2009 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN, VOLS 1 AND 2 | 2009年
关键词
CMOS; ADC;
D O I
10.1109/ECCTD.2009.5274968
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We present the generalized form of multiplying D/A converter (MDAC) stages in pipelined A/D converters allowing to realize non-integer and integer-valued MDAC gains that are not necessarily in the form of 2(R). This allows better distribution of overall gain among MDAC stages compared to the conventional implementations leading to lower power dissipation. A comprehensive model for estimating the implications on offset voltages of comparators is derived and the impact on error due to capacitive mismatch is analyzed. The general form of digital error correction logic is illustrated. A case study for 65nm technology is elaborated for a 12-bit pipelined converter. The optimization results show that power consumption can be reduced more than 22% by employing non-integer and non-conventional integer gain MDACs for a particular setting.
引用
收藏
页码:117 / +
页数:2
相关论文
共 50 条
  • [41] Low-power design technique for flash A/D converters based on reduction of the number of comparators
    Sato, Takahide
    Takagi, Shigetaka
    Fujii, Nobuo
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 3606 - 3609
  • [42] A High-Speed and Low-Power Pipelined Binary Search Analog to Digital Converter
    Mesgarani, Ali
    Tekin, Ahmet
    Ay, Suat U.
    2011 IEEE 54TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2011,
  • [43] High-speed low-power CMOS pipelined analog-to-digital converter
    Ju, RA
    Lee, DH
    Yu, SD
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1999, E82A (06) : 981 - 986
  • [44] A new successive approximation architecture for low-power low-cost CMOS A/D converter
    Lin, CS
    Liu, BD
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (01) : 54 - 62
  • [45] A Pipelined Dynamic Reference A/D converter
    Danping, Li
    Liter, Sick
    2007 INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS, VOLS 1 AND 2, 2007, : 301 - 304
  • [46] Current mode pipelined A/D converter
    Wawryn, Krzysztof
    Suszynski, Robert
    Strzeszewski, Bogdan
    2008 INTERNATIONAL CONFERENCE ON DESIGN & TECHNOLOGY OF INTEGRATED SYSTEMS IN NANOSCALE, 2008, : 64 - 67
  • [47] A low-power design methodology for high-resolution pipelined analog-to-digital converters
    Lotfi, R
    Taherzadeh-Sani, M
    Azizi, MY
    Shoaei, O
    ISLPED'03: PROCEEDINGS OF THE 2003 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2003, : 334 - 339
  • [48] SWITCHED-CAPACITOR PIPELINED LOGARITHMIC A/D AND D/A CONVERTERS
    CHENG, MH
    HUANG, TC
    IEE PROCEEDINGS-G CIRCUITS DEVICES AND SYSTEMS, 1991, 138 (06): : 714 - 716
  • [49] EQUIVALENT CIRCUIT FOR A MULTIPLYING D/A CONVERTER.
    Bapeswara Rao, V.V.
    Sankara Rao, R.
    1600, (CAS-32):
  • [50] A low power logarithmic A/D converter
    Francesconi, F
    Maloberti, F
    ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 1, 1996, : 473 - 476