Generalized multiplying D/A converter stages for low-power pipelined A/D converters

被引:0
|
作者
Isa, Erkan Nevzat [1 ]
Morche, Dominique [1 ]
Dehollain, Catherine [2 ]
机构
[1] CEA, LETI, MINATEC, 17 Rue Martyrs, F-38054 Grenoble, France
[2] Ecole Polytech Fed Lausanne, Fac STI, Inst Elect Engn, Lausanne, Switzerland
来源
2009 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN, VOLS 1 AND 2 | 2009年
关键词
CMOS; ADC;
D O I
10.1109/ECCTD.2009.5274968
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We present the generalized form of multiplying D/A converter (MDAC) stages in pipelined A/D converters allowing to realize non-integer and integer-valued MDAC gains that are not necessarily in the form of 2(R). This allows better distribution of overall gain among MDAC stages compared to the conventional implementations leading to lower power dissipation. A comprehensive model for estimating the implications on offset voltages of comparators is derived and the impact on error due to capacitive mismatch is analyzed. The general form of digital error correction logic is illustrated. A case study for 65nm technology is elaborated for a 12-bit pipelined converter. The optimization results show that power consumption can be reduced more than 22% by employing non-integer and non-conventional integer gain MDACs for a particular setting.
引用
收藏
页码:117 / +
页数:2
相关论文
共 50 条
  • [31] Low power high resolution multi-stages A/D converter
    Robert, C
    Grisoni, L
    Heubi, A
    Balsiger, P
    Pellandini, F
    ISIC-99: 8TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS, DEVICES & SYSTEMS, PROCEEDINGS, 1999, : 517 - 520
  • [32] Low-power C-R hybrid D/A conversion network for SAR A/D converter
    Tong, X. Y.
    Li, F. X.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2014, 80 (01) : 159 - 162
  • [33] Low-power C-R hybrid D/A conversion network for SAR A/D converter
    X. Y. Tong
    F. X. Li
    Analog Integrated Circuits and Signal Processing, 2014, 80 : 159 - 162
  • [34] A Fast Simulator for Pipelined A/D Converters
    Sahoo, Bibhu Datta
    Razavi, Behzad
    2009 52ND IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2009, : 402 - 406
  • [35] A design strategy for low-voltage low-power continuous-time ΣΔ A/D converters
    Gerfers, F
    Manoli, Y
    DESIGN, AUTOMATION AND TEST IN EUROPE, CONFERENCE AND EXHIBITION 2001, PROCEEDINGS, 2001, : 361 - 368
  • [36] A low-voltage low-power fast-settling operational amplifier for use in high-speed high-resolution pipelined A/D converters
    Lotfi, R
    Shoaei, O
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, PROCEEDINGS, 2002, : 416 - 419
  • [37] A 8b 10Ms/s low power pipelined A/D converter
    Yuan, Bi
    Zhang, Yi
    He, Lili
    ISQED 2007: PROCEEDINGS OF THE EIGHTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2007, : 225 - +
  • [38] BUILD A PRECISION LOW-POWER THERMOMETER AROUND AN LSI A-D CONVERTER
    LATIN, DA
    ELECTRONIC DESIGN, 1978, 26 (21) : 244 - 244
  • [39] A very low-power flash A/D converter based on CMOS inverter circuit
    Hsia, SC
    Lee, WC
    FIFTH INTERNATIONAL WORKSHOP ON SYSTEM-ON-CHIP FOR REAL-TIME APPLICATIONS, PROCEEDINGS, 2005, : 107 - 110
  • [40] Low-power and hardware efficient decimation filters in sigma-delta A/D converters
    Zhu, Hengfang
    Wu, Xiaobo
    Yan, Xiaolang
    2005 IEEE CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, PROCEEDINGS, 2005, : 665 - 668