Generalized multiplying D/A converter stages for low-power pipelined A/D converters

被引:0
|
作者
Isa, Erkan Nevzat [1 ]
Morche, Dominique [1 ]
Dehollain, Catherine [2 ]
机构
[1] CEA, LETI, MINATEC, 17 Rue Martyrs, F-38054 Grenoble, France
[2] Ecole Polytech Fed Lausanne, Fac STI, Inst Elect Engn, Lausanne, Switzerland
来源
2009 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN, VOLS 1 AND 2 | 2009年
关键词
CMOS; ADC;
D O I
10.1109/ECCTD.2009.5274968
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We present the generalized form of multiplying D/A converter (MDAC) stages in pipelined A/D converters allowing to realize non-integer and integer-valued MDAC gains that are not necessarily in the form of 2(R). This allows better distribution of overall gain among MDAC stages compared to the conventional implementations leading to lower power dissipation. A comprehensive model for estimating the implications on offset voltages of comparators is derived and the impact on error due to capacitive mismatch is analyzed. The general form of digital error correction logic is illustrated. A case study for 65nm technology is elaborated for a 12-bit pipelined converter. The optimization results show that power consumption can be reduced more than 22% by employing non-integer and non-conventional integer gain MDACs for a particular setting.
引用
收藏
页码:117 / +
页数:2
相关论文
共 50 条
  • [21] A low-power switched-current algorithmic A/D converter
    Tezel, A
    Akin, T
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1: VLSI, 1999, : 282 - 285
  • [22] HIGH-RESOLUTION LOW-POWER CMOS D/A CONVERTER
    YANG, JW
    MARTIN, KW
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1989, 24 (05) : 1458 - 1461
  • [23] MULTIPLYING D-A CONVERTER
    MARJANOVIC, S
    IEEE TRANSACTIONS ON COMPUTERS, 1974, C 23 (09) : 986 - 988
  • [24] Low-power imperative drives 12-bit A/D converters
    Schweber, B
    EDN, 1998, 43 (25) : 16 - 16
  • [25] A 10-b 30-MS/s low-power pipelined CMOS A/D converter using a pseudodifferential architecture
    Miyazaki, D
    Kawahito, S
    Furuta, M
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (02) : 369 - 373
  • [26] Design techniques for a low-power low-cost CMOS A/D converter
    Chang, DY
    Lee, SH
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (08) : 1244 - 1248
  • [27] LOW-POWER A-D CONVERTER IS BATTERY LIFE-SAVER
    MOORE, RD
    PASTORIZ.JJ
    ELECTRONICS, 1971, 44 (07): : 71 - &
  • [28] A very low-power CMOS parallel A/D converter for embedded applications
    Fernandes, JR
    Silva, MM
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1, PROCEEDINGS, 2004, : 1056 - 1059
  • [29] A low-power CMOS folding and interpolation A/D converter with error correction
    Silva, RT
    Fernandes, JR
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I: ANALOG CIRCUITS AND SIGNAL PROCESSING, 2003, : 949 - 952
  • [30] A low-cost diagnosis methodology for pipelined A/D converters
    Huang, CH
    Lee, KJ
    Chang, SJ
    13TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2004, : 296 - 301