Design techniques for a low-power low-cost CMOS A/D converter

被引:26
|
作者
Chang, DY [1 ]
Lee, SH [1 ]
机构
[1] Sogang Univ, Dept Elect Engn, Mapo Gu, Seoul 121742, South Korea
关键词
algorithmic analog-to-digital converter; metal-to-metal capacitor; poly-layer lines; power reduction; switched bias;
D O I
10.1109/4.705363
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 10 bit 200 kHz algorithmic analog-to-digital converter (ADC) was designed to demonstrate design techniques for low-power low-cost CMOS integrated systems. A switched-bias power-reduction technique reduces the total system power by 40%, A layout technique employing extra thin poly-layer lines instead of conventional dummy devices reduces plasma-induced comparator offsets. Based on a standard digital CMOS process with a single poly layer, the ADC adopts metal-to-metal capacitors for internal charge storage. The experimental ADC was fabricated in a 0.6 mu m single-poly double-metal n-well CMOS technology, and showed a power consumption of 7 mW and a signal-to-noise-and-distortion ratio (SNDR) of 53 dB at the Nyquist sampling rate with a 3.3 V single supply voltage. The measured differential and integral nonlinearities of the prototype are less than +/-0.8 and +/-1.8 LSB, respectively.
引用
收藏
页码:1244 / 1248
页数:5
相关论文
共 50 条
  • [1] A new successive approximation architecture for low-power low-cost CMOS A/D converter
    Lin, CS
    Liu, BD
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (01) : 54 - 62
  • [2] A low-cost low-power CMOS time-to-digital converter based on pulse stretching
    Chen, Poki
    Chen, Chun-Chi
    Shen, You-g Shen
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2006, 53 (04) : 2215 - 2220
  • [3] Design of an Electronically Adaptable Low-Power Reference Cell for Low-Cost CMOS Processes
    Heidrich, Juergen
    Brenk, Daniel
    Essel, Jochen
    Heinrich, Matthias
    Hofer, Guenter
    Holweg, Gerald
    Weigel, Robert
    Fischer, Georg
    [J]. 18TH INTERNATIONAL CONFERENCE ON MICROWAVES, RADAR AND WIRELESS COMMUNICATIONS (MIKON-2010), VOL 1 AND VOL 2, 2010,
  • [4] A Low-cost Low-power Capacitive Humidity Sensor in CMOS technology
    Deng, Fangming
    He, Yigang
    [J]. MECHATRONICS ENGINEERING, COMPUTING AND INFORMATION TECHNOLOGY, 2014, 556-562 : 1842 - 1846
  • [5] Design and Implementation of a Low-Cost and Low-Power Converter to Drive a Single-Phase Motor
    Coutinho, Hudson V.
    Toledo, Jose A.
    Silva, Leonardo A. R.
    Maia, Thales A. C.
    [J]. MACHINES, 2023, 11 (07)
  • [6] Low-cost, low-power solutions
    不详
    [J]. CHEMICAL ENGINEERING PROGRESS, 2004, 100 (04) : 11 - 11
  • [7] CMOS-SOS FLASH ADC SPEEDS ON LOW-POWER FOR LOW-COST
    GLINCMAN, M
    [J]. ELECTRONIC DESIGN, 1980, 28 (24) : 227 - 231
  • [8] A Low-Power, Low-Cost Infra-Red Emitter in CMOS Technology
    Ali, Syed Zeeshan
    De Luca, Andrea
    Hopper, Richard
    Boual, Sophie
    Gardner, Julian
    Udrea, Florin
    [J]. IEEE SENSORS JOURNAL, 2015, 15 (12) : 6775 - 6782
  • [9] HIGH-RESOLUTION LOW-POWER CMOS D/A CONVERTER
    YANG, JW
    MARTIN, KW
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1989, 24 (05) : 1458 - 1461
  • [10] A Low-Power Low-Cost Design of Primary Synchronization Signal Detection
    Ma, Chixiang
    Cao, Hao
    Lin, Ping
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (07) : 1161 - 1166