The Gate-Bias Influence for ESD Characteristic of NMOS

被引:2
|
作者
Liu, Juan [1 ]
Fan, Hang [1 ]
Li, Jianguo [1 ]
Jiang, Lingli [1 ]
Zhang, Bo [1 ]
机构
[1] Univ Elect Elect Sci & Technol China, State Key Lab Elect Thin & Integrated Device, Chengdu 610054, Peoples R China
关键词
ESD; gate-bias effect; NMOS; TCAD;
D O I
10.1109/ASICON.2009.5351505
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The positive and negative gate-bias effect on ESD robustness of NMOS devices are analyzed respectively in this paper. The influence of gate-bias have been simulated by ISE TCAD and discussed. The simulation results indicate that the triggering voltage fell from 10.46V to 7.8V with the negative gate bias changed from 0V to -10V, and reduced from 10.46V to 5.92V with the positive gate bias changed from 0V to 3V. Under appropriate gate bias, the ESD protection devices can obtain lower Vt1 and higher Vt2. It gives benefit of triggering the large-dimension MOS uniformly, which can improve ESD robustness directly.
引用
收藏
页码:1047 / 1050
页数:4
相关论文
共 50 条
  • [21] Positive gate-bias temperature instability of ZnO thin-film transistor
    Liu Yu-Rong
    Su Jing
    Lai Pei-Tao
    Yao Ruo-He
    CHINESE PHYSICS B, 2014, 23 (06)
  • [22] Influence of white light illumination on the performance of a-IGZO thin film transistor under positive gate-bias stress
    汤兰凤
    于广
    陆海
    武辰飞
    钱慧敏
    周东
    张荣
    郑有炓
    黄晓明
    Chinese Physics B, 2015, 24 (08) : 619 - 623
  • [23] MECHANISMS OF POSITIVE GATE-BIAS STRESS-INDUCED INSTABILITIES IN CMOS TRANSISTORS
    DIMITRIJEV, S
    ZUPAC, D
    STOJADINOVIC, N
    MICROELECTRONICS RELIABILITY, 1987, 27 (06) : 1001 - 1016
  • [24] IMPROVEMENT OF INTERMODULATION DISTORTION IN MICROWAVE MESFET AMPLIFIERS USING GATE-BIAS COMPENSATION
    GUPTA, RK
    GOUD, PA
    ENGLEFIELD, CG
    ELECTRONICS LETTERS, 1979, 15 (23) : 741 - 742
  • [25] Grounded-gate nMOS transistor behavior under CDM ESD stress conditions
    IMEC, Leuven, Belgium
    IEEE Trans Electron Devices, 11 (1972-1980):
  • [26] Grounded-gate nMOS transistor behavior under CDM ESD stress conditions
    Verhaege, K
    Russ, C
    Luchies, JM
    Groeseneken, G
    Kuper, FG
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1997, 44 (11) : 1972 - 1980
  • [27] A compact model for the grounded-gate nMOS behaviour under CDM ESD stress
    Russ, C
    Verhaege, K
    Bock, K
    Roussel, PJ
    Groeseneken, G
    Maes, HE
    ELECTRICAL OVERSTRESS/ELECTROSTATIC DISCHARGE SYMPOSIUM PROCEEDINGS, 1996, 1996, : 302 - 315
  • [28] Investigation of the gate-bias induced instability for InGaZnO TFTs under dark and light illumination
    Chen, T. C.
    Chang, T. C.
    Hsieh, T. Y.
    Tsai, C. T.
    Chen, S. C.
    Lin, C. S.
    Jian, F. Y.
    Tsai, M. Y.
    THIN SOLID FILMS, 2011, 520 (05) : 1422 - 1426
  • [29] Behaviors of InGaZnO thin film transistor under illuminated positive gate-bias stress
    Chen, Te-Chih
    Chang, Ting-Chang
    Tsai, Chih-Tsung
    Hsieh, Tien-Yu
    Chen, Shih-Ching
    Lin, Chia-Sheng
    Hung, Ming-Chin
    Tu, Chun-Hao
    Chang, Jiun-Jye
    Chen, Po-Lun
    APPLIED PHYSICS LETTERS, 2010, 97 (11)
  • [30] Passivation effect on gate-bias stress instability of carbon nanotube thin film transistors
    Lee, Sang Won
    Suh, Dongseok
    Lee, Si Young
    Lee, Young Hee
    APPLIED PHYSICS LETTERS, 2014, 104 (16)